• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 1142
  • 267
  • 108
  • 75
  • 27
  • 25
  • 25
  • 25
  • 25
  • 25
  • 25
  • 19
  • 6
  • 2
  • 2
  • Tagged with
  • 1875
  • 1875
  • 428
  • 284
  • 277
  • 271
  • 269
  • 264
  • 254
  • 247
  • 228
  • 227
  • 200
  • 191
  • 188
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
51

New tests and test methodologies for scan cell internal faults

Yang, Fan. Reddy, Sudhakar M. Chakravarty, Sreejit. January 2009 (has links)
Thesis supervisors: Sudhakar M. Reddy, Sreejit Chakravarty. Includes bibliographic references (p. 129-139).
52

Performance and power dissipation optimizations for high-speed VLSI interconnect designs /

Li, Ruiming. January 2005 (has links)
Thesis (Ph.D.) -- University of Texas at Dallas, 2005. / Includes vita. Includes bibliographical references (leaves 118-129)
53

SPICE-accurate iterative methods for efficient time-domain simulation of VLSI circuits with strong parasitic couplings /

Li, Zhao, January 2005 (has links)
Thesis (Ph. D.)--University of Washington, 2005. / Vita. Includes bibliographical references (leaves 95-101).
54

Model compiler driven device modeling and circuit simulation /

Hu, Bo, January 2006 (has links)
Thesis (Ph. D.)--University of Washington, 2006. / Vita. Includes bibliographical references (leaves 85-88).
55

40 Gbps SiGe pattern generator IC with variable clock skew and output levels

Zahller, Matthew John, January 2006 (has links) (PDF)
Thesis (M.S. in electrical engineering)--Washington State University, December 2006. / Includes bibliographical references (p. 42).
56

Design of radix 4 divirs using high redundancy in 65 nanometer CMOS technology

Pham, Tung Nang, January 1900 (has links) (PDF)
Thesis (Ph. D.)--University of Texas at Austin, 2005. / Vita. Includes bibliographical references.
57

Chip characterization : man-hour reduction and increased functionality testing with automation improvements /

Murphy, Robert C., January 1900 (has links)
Thesis (M.S.)--Texas State University-San Marcos, 2007. / Vita. Includes bibliographical references (leaves 164-166).
58

Parametric testing, characterization and reliability of integrated circuits

Datta, Ramyanshu. January 1900 (has links) (PDF)
Thesis (Ph. D.)--University of Texas at Austin, 2006. / Vita. Includes bibliographical references.
59

Synthesis for circuit reliability

Dutta, Avijit, January 1900 (has links)
Thesis (Ph. D.)--University of Texas at Austin, 2007. / Vita. Includes bibliographical references.
60

Efficient and optimal solutions for interconnect optimization /

Chu, Chong-nuen, January 1999 (has links)
Thesis (Ph. D.)--University of Texas at Austin, 1999. / Vita. Includes bibliographical references (leaves 146-152). Available also in a digital version from Dissertation Abstracts.

Page generated in 0.0291 seconds