• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 105
  • 18
  • 3
  • 3
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • Tagged with
  • 155
  • 155
  • 155
  • 47
  • 47
  • 41
  • 31
  • 27
  • 23
  • 22
  • 17
  • 16
  • 16
  • 16
  • 14
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
21

Investigation of low temperature solution-based deposition process for flexible electronics /

Chang, Yu-Jen. January 1900 (has links)
Thesis (Ph. D.)--Oregon State University, 2007. / Printout. Includes bibliographical references. Also available on the World Wide Web.
22

High-Performance Low-Temperature Polysilicon Thin-Film Transistors with Nano-wire Structure

Huang, Po-Chun 19 July 2007 (has links)
In this thesis, we study the electrical characteristics of a series of polysilicon thin-film transistors (poly-Si TFTs) with different numbers of multiple channels of various widths, with lightly-doped drain (LDD) structures. Among all investigated TFTs, the nano-scale TFT with ten 67 nm-wide split channels (M10) has superior and more uniform electrical characteristics than other TFTs, such as a higher ON/OFF current ratio (>109), a steeper subthreshold slope (SS) of 137 mV/decade, an absence of drain-induced barrier lowering (DIBL) and a suppressed kink-effect. These results originate from the fact that the active channels of M10 TFT has best gate control due to its nano-wire channels were surrounded by tri-gate electrodes. Additionally, experimental results reveal that the electrical performance of proposed TFTs enhances with the number of channels from one to ten strips of multiple channels sequentially, yielding a profile from a single gate to tri-gate structure. In addition, we have also studied the multi-gate combining the pattern-dependent nickel (Ni) metal-induced lateral crystallization (Ni-MILC) polysilicon thin-film transistors (poly-Si TFTs) with ten nanowire channels. Experimental results reveal that applying ten nanowire channels improves the performance of Ni-MILC poly-Si TFT, which thus has a higher ON current, a lower leakage current and a lower threshold voltage (Vth) than single-channel TFTs. Furthermore, the experimental results reveal that combining the multi-gate structure and ten nanowire channels further enhances the entire performance of Ni-MILC TFTs, which thus have a low leakage current, a high ON/OFF ratio, a low Vth, a steep subthreshold swing (SS) and kink-free output characteristics. The multi-gate with ten nanowire channels NI-MILC TFTs has few poly-Si grain boundary defects, a low lateral electrical field and a gate channel shortening effect, all of which are associated with such high-performance characteristics. The PDMILC TFTs process is compatible with CMOS technology, and involves no extra mask. Such high performance PDMILC TFTs are thus promising for use in future high-performance poly-Si TFT applications, especially in AMLCD and 3D MOSFET stacked circuits. Otherwise, we have investigated the mechanism of the leakage currents in polysilicon TFT with different temperature and applied biases. Moreover, we have simulated the electric fields in different structure polysilicon TFT to explain the mechanism of the leakage currents. By comparing the leakage currents in different channel structures, the leakage current in nanowire channel structure is higher than that in non-nanowire channel structure. Moreover, the leakage current in multiple gate structure is lower than that in single gate structure. Therefore, these two experimental results are caused by high electric field in the drain-to-gate overlap and drain-to-body depletion region respectively.
23

Design of TFT circuit and touchscreen electronics /

Ho, Tsz Kin. January 2009 (has links)
Includes bibliographical references.
24

Ultrapurification and deposition of polyaromatic hydrocarbons for field effect transistors

Roberson, Luke Bennett 08 1900 (has links)
No description available.
25

A conduction model for intrinsic polycrystalline silicon thin film transistor based on discrete grains /

Chow, Thomas. January 2009 (has links)
Includes bibliographical references (p. 119-128).
26

Electrical and topological characterization of thin film transistors based on a novel organic semiconductor for biosensing applications

Sommakia, Salaheddin. January 2007 (has links)
Thesis (M.S.)--Rutgers University, 2007. / "Graduate Program in Biomedical Engineering." Includes bibliographical references (p. 55-59).
27

Alternative materials for next-generation transistors high-k/Ge-based MOSFET.

Hsueh, Chien-Lan. January 2008 (has links)
Thesis (Ph. D.)--Rutgers University, 2008. / "Graduate Program in Physics and Astronomy." Includes bibliographical references.
28

Novel scaled-down poly-Si thin-film transistor devices and technologies /

Xiong, Zhibin. January 2005 (has links)
Thesis (Ph.D.)--Hong Kong University of Science and Technology, 2005. / Includes bibliographical references. Also available in electronic version.
29

Transparent electronics : thin-film transistors and integrated circuits /

Presley, Rick E. January 1900 (has links)
Thesis (M.S.)--Oregon State University, 2006. / Printout. Includes bibliographical references (leaves 54-56). Also available on the World Wide Web.
30

Advanced study of pentacene-based organic memory structures

Fakher, Sundes Juma January 2014 (has links)
A systematic approach has been used to optimise the fabrication process of pentacene-based nonvolatile organic thin film memory transistors (OTFMTs) operating at low programming voltages. In the first part of this work, reliable, reproducible and hysteresis free organic metal-insulator-semiconductor (OMIS) devices and organic thin film transistors (OTFTs) were fabricated and characterised. All devices were based on poly(methyl methacrylate) (PMMA) and poly(vinyl phenol) (PVP) as the organic insulators. The second part of this work focused on optimising the evaporation parameters to fabricate high-performance pentacene-based devices. About 50 nm thickness of pentacene film with a deposition rate of 0.03 nm s-1 on ~ 300 nm of PMMA was found to produce large, uniform and condense grains leading to high quality devices. OTFTs with high mobility of 1.32 cm2 V−1 s−1, on/off current ratio of 106, and negligible hysteresis and leakage current were demonstrated. The effect of the environment on the OTFTs obehaviour was also investigated. The bias stress effect was also investigated in terms of threshold voltage shift ΔVT at various conditions and times. The results show ΔVT increases with the increase of stress voltage. A negligible hysteresis is evident between the forward and reverse direction of the transfer characteristics and the shape of the transfer characteristics does not change with the bias stress. Floating gate memory structures with thin layer of gold, gold nanoparticles (AuNPs) and single walled carbon nanotubes (SWCNTs) were fabricated and characterised during this investigation. Hysteresis in memory structures was a clear indication of the memory effect and charge storage in these devices. Also, the hysteresis was centred close to 0 V for SWCNTs-based structures, which indicate that a low operation voltage is needed to charge the devices. A memory window of about 40 V was observed for AuNPs-based memory devices based on PVP; while the memory windows for devices based on PMMA with thin layer of Au and AuNPs floating gates were 22 V and 32 V, respectively. The electrical properties of the OTFMTs were improved by the use of the Au nanoparticles as the floating gate compared with that of an Au thin film. Using appropriate negative or positive voltages, the floating gate was charged and discharged, resulting in a clear shift in the threshold voltage of the memory transistors. Negative and positive pulses of 1 V resulted in clear write and erase states, respectively. Additionally, these organic memory transistors exhibited rather high carrier mobility of about μ = 0.319 cm2 V-1 s-1. Furthermore the data retention and endurance measurements confirmed the non-volatile memory properties of the memory devices fabricated in this study.

Page generated in 0.1067 seconds