• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 1
  • Tagged with
  • 2
  • 2
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
1

Electronic characterization of swcnt/block copolymer-based nanofiber for biosensor applications

Sharma, Amrit Prasad 01 July 2016 (has links)
The aim of this research is to fabricate an electrically conducting, smooth, continuous and sensitive nanofiber using tri-block copolymer PS-b-PDMS-b-PS and SWCNTs by electrospinning. The electronic nanofibers may be utilized for effective biosensing applications. The SWCNTs have been of great interest to researchers because of their exceptional electrical, mechanical, and thermal properties. The nanoscale diameter, high aspect ratio, and low density make them an ideal reinforcing candidate for novel nanocomposite material. Electrically conducting fibers are prepared by electrospinning a solution of PS, PS-b- PDMS-b-PS and functionalized SWCNTs using solvent DMF. The fibers formed have an average diameter and height of 5 and 4 μm respectively. These fibers are characterized by SEM, AFM, and optical microscopy. The electrical characterization of a single fiber shows an almost linear graph of current vs. voltage using the Kelvin Sensing method. This linear graph exemplifies the conducting nature of the fiber. Future work includes preparing nanofibers decorated with functional groups and binding with specific type of enzyme or protein to study their I-V behavior. This approach or method can be utilized for bio-sensing activities, especially for the detection of various antibodies and protein molecules.
2

Power-Efficient Continuous-Time Incremental Sigma-Delta Analog-to-Digital Converters

Tao, Sha January 2015 (has links)
Over the past decade, there has been a growing interest in the devel- opment of integrated circuits (ICs) for wearable or implantable biosensors, aiming at providing personalized healthcare services and reducing the health-care expenses. In biosensor ICs, the analog-to-digital converter (ADC) is a key building block that acts as a bridge between analog signals and digital processors. Since most of the biosensors are attached to or implanted in hu- man bodies and powered by either portable batteries or harvested energy, ultra-low-power operation is often required. The stringent power budget im- poses challenges in designing power-efficient ADCs, especially when targeting high-resolution. Among different ADC architectures, the Sigma-Delta (Σ∆) ADC has emerged as the most suitable for low-power, high-resolution appli- cations. This thesis aims to enhance the power efficiency of continuous-time (CT) incremental Σ∆ (IΣ∆) ADCs by exploring design techniques at both architectural and circuit levels. The impact of feedback DACs in CT IΣ∆ ADCs is investigated, so as to provide power-efficient feedback DAC solutions, suitable for biosensor ap- plications. Different DAC schemes are examined analytically considering the trade-off between timing error sensitivity and power consumption. The an- alytical results are verified through behavioral simulations covering both the conventional and incremental Σ∆ modes. Additionally, by considering a typi- cal biosensor application, different feedback DACs are further compared, aim- ing to offer a reference for selecting a power-efficient DAC scheme. A two-step CT IΣ∆ ADC is proposed, analyzed, implemented and tested, with the objective of offering flexible and power-efficient A/D conversion in neural recording systems. By pipelining two CT IΣ∆ ADCs, the pro- posed ADC can achieve high-resolution without sacrificing the conversion rate. Power-efficient circuits are proposed to implement the active blocks of the proposed ADC. The feasibility and power efficiency of the two-step CT IΣ∆ ADC are validated by measurement results. Furthermore, enhancement techniques from both the architecture and circuit perspectives are discussed and implemented, which are validated by post-layout simulations. A comparative study of several CT IΣ∆ ADC architectures is presented, aiming to boost the power efficiency by reducing the number of cycles per con- version while benefiting from the advantage of CT implementation. Five CT IΣ∆ ADC architectures are analyzed and simulated to evaluate their effective- ness under ideal conditions. Based on the theoretical results, a second-order CT IΣ∆ ADC and an extended-range CT IΣ∆ ADC are selected as implemen- tation case studies together with the proposed two-step CT IΣ∆ ADC. The impact of critical circuit non-idealities is investigated. The three ADCs are then implemented and fabricated on a single chip. Experimental results reveal that the three prototype ADCs improve considerably the power efficiency of existing CT IΣ∆ ADCs while being very competitive when compared to all types of the state-of-the-art IΣ∆ ADCs. / <p>QC 20150422</p>

Page generated in 0.0991 seconds