Return to search

Comparison and analysis of current-mode logic circuits with differential and static CMOS

This thesis describes the analysis and comparison of Folded Source-Coupled
Logic (FSCL) with standard static CMOS, cascode voltage-switch logic and differential
split-level logic gates. The advantages of FSCL are low switching noise and
high operating speed. The effect of voltage and device scaling on these topologies is
evaluated in terms of average delay, power dissipation at maximum frequency,
power-delay-product and current spike noise. Several two-summand adders are
designed and simulated using MOSIS 1-μm CMOS process parameters and evaluations
are performed in terms of area, delay, noise and power dissipation. / Graduation date: 1994

Identiferoai:union.ndltd.org:ORGSU/oai:ir.library.oregonstate.edu:1957/36770
Date07 February 1994
CreatorsShrivastava, Manu B.
ContributorsKiaei, Sayfe
Source SetsOregon State University
Languageen_US
Detected LanguageEnglish
TypeThesis/Dissertation

Page generated in 0.0017 seconds