International Telemetering Conference Proceedings / October 18-21, 2004 / Town & Country Resort, San Diego, California / Hardware architecture and design details of a multi-channel GPS signal simulator with highly flexibility is presented, while the dynamic performance objectives and the requirements on the hardware architecture are discussed. The IF part of the simulator is implemented almost entirely in the digital domain by use of a field programmable gate array (FPGA), which mainly include C/A code generators, carrier generators, spreaders, and BPSK modulators. The results of testing the proposed simulator hardware architecture at IF with the help of a GPS receiver are presented.
Identifer | oai:union.ndltd.org:arizona.edu/oai:arizona.openrepository.com:10150/605797 |
Date | 10 1900 |
Creators | Yuhong, Zhu, Yanhong, Kou, Qing, Chang, Qishan, Zhang |
Contributors | BeiHang University |
Publisher | International Foundation for Telemetering |
Source Sets | University of Arizona |
Language | en_US |
Detected Language | English |
Type | text, Proceedings |
Rights | Copyright © International Foundation for Telemetering |
Relation | http://www.telemetry.org/ |
Page generated in 0.002 seconds