Return to search

Zpracování síťového provozu na velmi vysokých rychlostech / Network traffic processing at very high speed

Different network devices require processing of the network traffic. To process the network traffic, it is necessary to parse headers of particular protocols packed in incoming ethernet frames. The processed headers can be repackaged to ethernet frames and sent back to the network. The goal of this thesis is to design and implement a circuit for analysis and parsing of ethernet frames, together with circuit for deparsing ethernet frames. The circuits are designed for throughputs of up to 400 Gb/s. The circuits are implemented for the FPGA technology.

Identiferoai:union.ndltd.org:nusl.cz/oai:invenio.nusl.cz:318173
Date January 2017
CreatorsCabal, Jakub
ContributorsDvořák, Vojtěch, Fujcik, Lukáš
PublisherVysoké učení technické v Brně. Fakulta elektrotechniky a komunikačních technologií
Source SetsCzech ETDs
LanguageCzech
Detected LanguageEnglish
Typeinfo:eu-repo/semantics/masterThesis
Rightsinfo:eu-repo/semantics/restrictedAccess

Page generated in 0.0018 seconds