Return to search

Design of sample and holds using CCDs in a standard CMOS process

The parasitic components of MOS switches at high speeds affect the linearity
and resolution of CMOS sample and hold circuits. CCD-based circuit design can
offer good performance at high speeds. This thesis presents the design of sample
and hold circuits using charge-coupled device structures in a standard CMOS process.
Three sample and hold circuits have been built and tested for linearity and
speed performance. The CCD S/Hs have been characterized using a continuous-time
integrator and a Δ∑ ADC. The CCDs, with a switched capacitor amplifier
at the output, achieve an SFDR of 54dB for an input signal V[subscript in]=2.6V+0.4Vpp at
f[subscript in]=10.1KHz. / Graduation date: 2003

Identiferoai:union.ndltd.org:ORGSU/oai:ir.library.oregonstate.edu:1957/29928
Date07 August 2002
CreatorsGhatak, Kalyan Brata
ContributorsFiez, Terri S.
Source SetsOregon State University
Languageen_US
Detected LanguageEnglish
TypeThesis/Dissertation

Page generated in 0.0018 seconds