Return to search

A Novel Prototyping and Evaluation Framework for NoC-Based MPSoC

No / This paper presents a framework for high-level exploration, Register Transfer-Level (RTL) design and rapid prototyping of Network-on-Chip (NoC) architectures. From the high-level exploration, a selected NoC topology is derived, which is then implemented in RTL using an automated design flow. Furthermore, for verification purposes, appropriate self-checking testbenches for the verification of the RTL and architecture files for the semi-automatic implementation of the system in Xilinx EDK are also generated, significantly reducing design and verification time, and therefore Non-Recurring Engineering (NRE) cost. Simulation and FPGA implementation results are given for four case studies multimedia applications, proving the validity of the proposed approach.

Identiferoai:union.ndltd.org:BRADFORD/oai:bradscholars.brad.ac.uk:10454/9739
Date January 2013
CreatorsTatas, K., Siozios, K., Bartzas, A., Kyriacou, Costas, Soudris, D.
Source SetsBradford Scholars
Detected LanguageEnglish
TypeArticle, No full-text available in the repository

Page generated in 0.0019 seconds