Return to search

Software Design of Communication Performance Estimation for System Synthesis

In a multiprocessor system-on-chip (MPSOC), parallel processors are utilized to enhance overall performance. However, the communication between processors and memory modules can affect overall performance significantly. We proposed a software design of communication performance estimation for system synthesis. We designed a hardware simulator of mesh communication architecture of MPSOC. We implemented the simulator of router nodes in SystemC language. An analytical communication performance estimation model can be trained with data measured from communication simulation. It can then be utilized for estimating inter-processor communication performance in an MPSOC.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0328108-122310
Date28 March 2008
CreatorsLee, Chung-Lin
ContributorsChia-Hsiung Kao, Tsung Lee, Chih-Chien Chen
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0328108-122310
Rightsnot_available, Copyright information available at source archive

Page generated in 0.0154 seconds