Return to search

Implementation of Hierarchical Architecture of Basic Memory Modules

In system-on-chip designs, memory designs store data to be accessed by processing modules. Memory access time can affect overall system performance significantly. In this research, we implemented a configurable architecture of a basic memory module and its design composition, including memory interface, memory controller, memory array, row buffer, row decoder and column decoder. We explore various memory module designs. Utilizing the configurable architecture, we can effectively reduce design time and improve access time of memory module designs. We also realized these functionalities in SystemC language and performed configurability experiments.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0911108-201039
Date11 September 2008
CreatorsYang, Shang-da
ContributorsChih-Chien Chen, Tsung Lee, Chia-Hsiung Kao
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0911108-201039
Rightswithheld, Copyright information available at source archive

Page generated in 0.0021 seconds