In system-on-chip designs, memory designs store data to be accessed by processing modules. Memory access time can affect overall system performance significantly. In this research, we implemented a configurable architecture of a basic memory module and its design composition, including memory interface, memory controller, memory array, row buffer, row decoder and column decoder. We explore various memory module designs. Utilizing the configurable architecture, we can effectively reduce design time and improve access time of memory module designs. We also realized these functionalities in SystemC language and performed configurability experiments.
Identifer | oai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0911108-201039 |
Date | 11 September 2008 |
Creators | Yang, Shang-da |
Contributors | Chih-Chien Chen, Tsung Lee, Chia-Hsiung Kao |
Publisher | NSYSU |
Source Sets | NSYSU Electronic Thesis and Dissertation Archive |
Language | Cholon |
Detected Language | English |
Type | text |
Format | application/pdf |
Source | http://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0911108-201039 |
Rights | withheld, Copyright information available at source archive |
Page generated in 0.0021 seconds