Return to search

Technology for Planar Power Semiconductor Devices Package with Improved Voltage Rating

The high-voltage SiC power semiconductor devices have been developed in recent years. They cause an urgent in the need for the power semiconductor packaging to have not only low interconnect resistance, less noise, less parasitic oscillations, improved reliability, and better thermal management, but also High-Voltage (HV) blocking capability.

The existing power semiconductor packaging technologies includes wire-bonding interconnect, press pack, flip-chip technology, metal posts interconnected parallel plates structure (MIPPS), dimple array interconnection (DAI), power overlay (POL) technology, and embedded power (EP) technology. None of them meets the requirements of low profile and high voltage rating.

The objective of the work in this dissertation is to propose and design a high-voltage power semiconductor device packaging method with low electric field stress and low profile to meet the requirments of high-voltage blocking capability. The main contributions of the work presented in this dissertation are:
1. Understanding the electric field distribution in the package.

The power semiconductor packaging is simulated by using Finite Element Analysis (FEA) software. The electric field distribution is known and the locations of high electric field concentration are identified.
2. Development of planar high-voltage power semiconductor device packaging method

With the proposed structure in the dissertation, the electric field distribution of a planar device package is improved and the high electric field intensity is relieved.
3. Development of design guidelines for the propsed planar high-voltage device packaging method.

The influence of the structure dimensions and the material properties is studied. An optimal design is identified. The design guideline is given.
4. Fabrication and experimental verification of the proposed high-voltage device packaging method

A detailed fabrication procedure which follows the design guideline is presented. The fabricated modules are tested by using a high power curve tracer. Test results verify the proposed method.
5. Simplification of the structure model of the proposed device package

The package structure model is simplified through the elimination of power semiconductor device internal structure model. The simplified model can be simulated by a non-power device simulator. The simulation results of the simplified model match the simulation results of the complete model very well. / Ph. D.

Identiferoai:union.ndltd.org:VTETD/oai:vtechworks.lib.vt.edu:10919/26373
Date24 March 2009
CreatorsXu, Jing
ContributorsElectrical and Computer Engineering, Ngo, Khai D. T., Liu, Yilu, Nelson, Douglas J., Lu, Guo-Quan, van Wyk, Jacobus Daniel, Odendaal, Willem Gerhardus
PublisherVirginia Tech
Source SetsVirginia Tech Theses and Dissertation
Detected LanguageEnglish
TypeDissertation
Formatapplication/pdf
RightsIn Copyright, http://rightsstatements.org/vocab/InC/1.0/
RelationDissertation090324.pdf

Page generated in 0.0061 seconds