Return to search

IC Design and Implementation of Fast Tagged Sorter and Dynamic 64-Bit Comparator

Three different topics associated with their respective applications are proposed in this thesis. The first application is the implementation of a fast tagged sorter. A novel and high-speed realization of the tagged sorting algorithm is presented. Meanwhile, the problems to detect whether the queue is empty or full is also resolved without increasing any hardware cost.
The second topic is focused on the implementation of a fast dynamic 64-bit comparator with small transistor count. The entire 64-bit comparator is composed of equality comparators and zero/one detectors, which are proposed by C.-F. Wu. The problem to handle a large fan-in requirement is also resolved in our design.
The third topic is to carry out a power demand monitor system for factories. Not only can it monitor the factory¡¦s power network with a graphical user interface, but also can turn off the unessential equipments automatically when the total power consumed by the factory is larger than what was expected.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0623100-173156
Date23 June 2000
CreatorsWu, Hsin-Long
ContributorsSying-Jyan Wang, Yau-Hwang Kuo, Chua-Chin Wang
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0623100-173156
Rightsunrestricted, Copyright information available at source archive

Page generated in 0.0017 seconds