Return to search

Two Novel Switched Current Circuits

Two novel clock feedthrough compensation circuits for switched - current (SI) memory cells
are proposed to reduce the clock feedthrough error. One is a current compensation first generation
SI memory cell and another is an error voltage reduction second generation SI memory cell.
Both circuits are designed using a 0.5£gm UMC CMOS process. In this study, the first circuit
has obtained an accuracy about 0.1% error with a frequency of 5MHz, and the second circuit has
achieved 0.12% error in accuracy with 10.5MHz in frequency. The results are obtained by SPICE
simulates.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0726100-200736
Date26 July 2000
CreatorsChang-Chan, Sun-Yu
ContributorsChia-Hsiung Kao, Jinn-Shyan Wang, Shyh-Jye Jou, Jyi-Tsong Lin, Yao-Tsung Tsai
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageEnglish
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0726100-200736
Rightsunrestricted, Copyright information available at source archive

Page generated in 0.0019 seconds