Graduation date: 2006 / Digital phase-locked loops (PLLs) have been receiving increasing attention recently due to their ease of integration, scalability and performance comparable to their analog counterparts. In digital PLLs, increased resolution in time-to-digital conversion is desirable for improved noise performance. This work describes the design and simulation of a stochastic time-to-digital converter (STDC) for a digital PLL to attain high resolution. The converter is intended to comprise the fine loop of the phase-frequency detector, whose coarse loop would be comprised of a time-to-digital converter designed using the conventional delay-chain approach. The STDC is designed, simulated and sent for fabrication in a 0.35μm SOI CMOS process. System level simulations in MATLAB are verified by device level simulations in Spectre on circuits extracted from layout. The results support the viability of using the proposed circuit for high resolution time-to-digital conversion.
Identifer | oai:union.ndltd.org:ORGSU/oai:ir.library.oregonstate.edu:1957/482 |
Date | 28 September 2005 |
Creators | Ok, Kerem |
Contributors | Moon, Un-Ku, Mayaram, Kartikeya, Dhagat, Pallavi |
Source Sets | Oregon State University |
Language | en_US |
Detected Language | English |
Type | Thesis |
Format | 525439 bytes, application/pdf |
Page generated in 0.0022 seconds