Return to search

Designing New Scheduling Mechanisms for Processor-in-Memory Systems

Abstract
Processor-in-memory (PIM) architectures have been proposed in the recent years. One major objective of PIM is to reduce the performance gap between the CPU and memory. To exploit the potential benefits of PIM, we designed a statement-base parallelizing system ¡V SAGE(Statement-Analysis-Grouping-Evaluation) in [1][2][3]. From our pervious research, we find that the execution schedule is a critical factor to the performance of PIM systems. In this paper, we provide new scheduling mechanism for one-host and one-memory processors (1H-1M) and one-host and n-memory processors (1H-nM), respectively, to fully utilize all of the memory processors in PIM architectures. The experimental results of these two mechanisms are also discussed.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0613101-192127
Date13 June 2001
CreatorsJean, Hwa-Jyh
ContributorsChih-Ping Chu, Shian-Shyong Tseng, Yeh-Ching Chung, Tsung-Chuan Huang, Nai-Wei Lin
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0613101-192127
Rightsunrestricted, Copyright information available at source archive

Page generated in 0.0022 seconds