Return to search

Multi-Symbol Codec for H.263 and the Synthesizable Verilog Code Generator Thereof

The first topic of this thesis is to carry out a multi-symbol codec (encoder-decoder) design for interfacing variable-length and fixed-length data conversion of H.263. The poor memory efficient of the variable-length can be avoided while its advantages can be reserved. The proposed codec converts variable-length symbols to fixed-length packets which can be decoded parallelly. The basic idea is to encode extra symbols in the redundant bits of the fixed-length packets. This encoding scheme relaxes the intrinsic poor compression rate of the prior fixed-length data codec.
The second topic is a synthesizable Verilog code generator for the mentioned multi-symbol codec. According to different requirements and constraints of encoding bit rate, the generator can provide several different kinds of encoding modes by selecting proper parameters. Each codec generated by the generator is synthesizable by thorough simulations.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0711107-171127
Date11 July 2007
CreatorsLin, Jia-Hao
ContributorsIng-Jer Huang, Sying-Jyan Wang, Chua-Chin Wang, Jih-Ching Chiu
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0711107-171127
Rightsnot_available, Copyright information available at source archive

Page generated in 0.0018 seconds