Return to search

High speed digital FIR filter design

The objective of this thesis is to design a high speed digital FIR filter. The inputs of the
system come from a Delta-Sigma modulator. This FIR filter takes 1024 inputs,
multiplies them with their coefficients and adds the results. The main design task is to
take the input data, which are unweighted single-bit binary numbers at 156MHz,
multiply each bit with the corresponding coefficient and add them to get a weighted
multi-bit output at 20MHz. / Graduation date: 1997

Identiferoai:union.ndltd.org:ORGSU/oai:ir.library.oregonstate.edu:1957/34326
Date02 December 1996
CreatorsZhou, Bo
ContributorsLu, Shih-Lien
Source SetsOregon State University
Languageen_US
Detected LanguageEnglish
TypeThesis/Dissertation

Page generated in 0.0025 seconds