Return to search

Simulation of a binary phase shift keyed receiver with an IF correlator for position location

This thesis conducts a feasibility study of using a binary phase shift keyed receiver with an IF correlator in a position location application. The feasibility study is done using mathematical simulation. Traditionally the correlator, in a binary phase shift keyed receiver, is placed after the data demodulator. It correlates the incoming bitstream with a fixed reference bit sequence (synchronization header) to find the beginning of a data message. For position location applications this correlator is used to record the time of arrival of the signal at the receiver. These correlators can maintain the correlation peaks at best only to 1% of the bit period. At 4800 bits per second, this translates to an inherent range error of 625 meters. This thesis investigates the feasibility of using an additional correlator after the IF bandpass filter which will correlate the IF waveform sample by sample so as to maintain the correlation peaks to better than 1% of the bit period. / Master of Science

Identiferoai:union.ndltd.org:VTETD/oai:vtechworks.lib.vt.edu:10919/41982
Date08 April 2009
CreatorsThommana, John Vareed
ContributorsElectrical Engineering
PublisherVirginia Tech
Source SetsVirginia Tech Theses and Dissertation
LanguageEnglish
Detected LanguageEnglish
TypeThesis, Text
Formatix, 117 leaves, BTD, application/pdf, application/pdf
RightsIn Copyright, http://rightsstatements.org/vocab/InC/1.0/
RelationOCLC# 30329041, LD5655.V855_1993.T496.pdf

Page generated in 0.0024 seconds