Return to search

Capacitance calculations for three-dimensional VLSI interconnection geometries

An integral equation formulation for the calculation of the capacitance of three-dimensional VLSI geometries is presented. A proper combination of 2D and 3D methods is used for efficient numerical computations. The method of moments is used for the solution of the integral equation. In addition, Green's functions that satisfy the boundary conditions at the dielectric interfaces are implemented in order to minimize the number of unknowns involved in the numerical solution. The mathematical formulation presented here and the associated computer program are appropriate for obtaining the capacitance matrix of complex three-dimensional multi-conductor configurations of the microstrip and the stripline type. Finally, numerical results for the per-unit-length capacitance and total capacitance of several interconnections are provided and compared with known results. Applications include the extraction of lumped capacitive elements used in the equivalent circuit representations of coupled conductor bends, vias and crossovers. In addition, calculations of per-unit-length capacitance of coupled flaring lines are performed.

Identiferoai:union.ndltd.org:arizona.edu/oai:arizona.openrepository.com:10150/291396
Date January 1991
CreatorsOmer, Ahmed Adan, 1964-
ContributorsCangellaris, Andreas
PublisherThe University of Arizona.
Source SetsUniversity of Arizona
Languageen_US
Detected LanguageEnglish
Typetext, Thesis-Reproduction (electronic)
RightsCopyright © is held by the author. Digital access to this material is made possible by the University Libraries, University of Arizona. Further transmission, reproduction or presentation (such as public display or performance) of protected items is prohibited except with permission of the author.

Page generated in 0.0017 seconds