• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 452
  • 204
  • 181
  • 54
  • 43
  • 37
  • 18
  • 13
  • 8
  • 7
  • 7
  • 6
  • 6
  • 6
  • 5
  • Tagged with
  • 1201
  • 168
  • 167
  • 144
  • 138
  • 138
  • 137
  • 131
  • 125
  • 107
  • 97
  • 97
  • 75
  • 75
  • 73
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
41

Bus Assisted Connectionless Routing Protocol for Metropolitan VANET

Li, Meng-chong 22 July 2010 (has links)
none
42

Embedded On-chip Protocol Checker for AXI

Ju, Jiun-Cheng 28 August 2010 (has links)
In the recent year, System-on-Chip (SoC) has become a popular and important issue. As the environment of the SoC design becomes more and more complex. The issue of system verification becomes more important. In previous, the intellectual property (IP) was developed dependently. Every designer just designed the IP without integrated with others. But with the complexity of the environment increasing, more and more IPs are integrated into a system. Even though the verification plans are more complex, but some protocol errors can also not found by designers. Some incautious behavior may cause the system deadlock or in a jam. Some research use protocol checker to verify bus protocol, but they can¡¦t synthesize, so we propose a rule-based and synthesizable style protocol checker(AXIChecker) to verify the transactions on the AXI bus conform the AMBA 3.0(AXI) protocol or not.
43

An On-Chip Bus Trace Analyzer for SoC¡¦s

Lin, Chi-Hung 06 September 2006 (has links)
Tracing represents that the information which are generated from the system can be collected for later observation and analysis. Because the SoC design becomes more and more complex, an advanced tracing is needed instead of processor tracing only. However, the generation rate and the size of real time system traces are so huge such that the compressor for tracing is needed. In this thesis, we purpose an on-chip bus trace analyzer for SoC¡¦s. This trace analyzer can allowed to perform accurate, successive trace collection in an unlimited time and can be used in various embedded system without influencing the operation of the bus system. The approach consists of two stages: (1) timing/signal abstraction stage and (2) trace reducing stage. And we show how to design and implement the on-chip bus trace analyzer. It can be also configured by users for different debugging uses. The experimental results show that this bus trace analyzer can reach a good compression ratio of 99% for AMBA system. Hence, by utilizing this trace analyzer, the support for debugging can be more powerful than existing method.
44

An Embedded Multi-Resolution AMBA Trace Analyzer/Debugger for SOC Development

Shiue, Wen-Chi 20 March 2008 (has links)
In the System on a Chip () era, more components are embedded in one chip. Therefore, it has been an important issue to assist verification and debugging by observing the signals inside of a chip. The bus signals tracing is a general method to resolve it. However, the quantities of signals that have to be traced in an are very huge, we must to reduce the trace data as more as possible. Because of the reasons described as above, we propose a hardware called multi-resolution bus tracer to overcome these problems in this thesis. In the bus tracer, user can changes the observed accuracy of tracing signals dynamically during the program execution, and reduces all those signals efficiently. The experiment results show that bus tracer can achieve 85% average compressed ratio on the forward tracing, and 84% average compressed ratio on the backward tracing. In the other hand, the software called trace data analyzer not only transfers the trace signals into Value Change Dump (VCD) file format but also provides some essential analyses for user observation. Finally, our IP (Intelligent Property) has been integrated into a real platform: 3D Graphics Acceleration, and tape-out successfully. Therefore, using the multi-resolution bus trace analyzer can promote the abilities of system debugging efficiently.
45

Models and analysis for bus route merging in central business district /

Hwe, Siu Kei. January 2003 (has links)
Thesis (M. Phil.)--Hong Kong University of Science and Technology, 2003. / Includes bibliographical references (leaves 89-90). Also available in electronic version. Access restricted to campus users.
46

Decision support system to aid in the construction of bus scheduling

Brennan, James Patrick 01 1900 (has links)
No description available.
47

Public transport :

Grose, Michael John Unknown Date (has links)
Thesis (MEng)--University of South Australia, 2000
48

Vergleich von Open Source ESBs

Buchholz, Andreas. Hohloch, Rüdiger. Rathgeber, Tim. January 2007 (has links)
Stuttgart, Univ., Fachstudie, 2007.
49

Bus transit planning in Johor Bahru City, Malaysia /

Tew, Seh-hwee. January 1999 (has links)
Thesis (M. Sc.)--University of Hong Kong, 1999. / Includes bibliographical references (leaves 119-123).
50

The role of residential coaches in Hong Kong /

Chan, Cheong-fai, Francis. January 2002 (has links)
Thesis (M.A.)--University of Hong Kong, 2002. / Includes bibliographical references (leaves 90-92).

Page generated in 0.0286 seconds