• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 1
  • Tagged with
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
1

Equivalent Circuit Extraction of Embedded High-speed Interconnects by Combining FDTD method and Layer Peeling Technique

Chang, Hsiao-Chen 24 June 2002 (has links)
We proposes an efficient algorithm for extracting SPICE-compatible circuits of embedded interconnect structures from FDTD-simulated time-domain reflections. A layer-peeling technique (LPT) is used to obtain the time-domain step response of the interconnects under extract (IUE) itself. A pencil matrix method is then used to get the pole-residue representation of the time-domain step response of the IUE. A pole-reducing procedure is implemented based on a bandwidth criterion to simplify pole-residue representation. Finally, the lumped equivalent models of the IUE are synthesized by an equivalent lumped-model extraction technique, in which four types of equivalent model bases are used. The equivalent circuit can be easily implemented in SPICE-like simulator. Several transmission line structures are presented as examples to demonstrate the validity of the proposed algorithm both in time and frequency domains.

Page generated in 0.0572 seconds