• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 194
  • 55
  • 28
  • 25
  • 19
  • 12
  • 11
  • 8
  • 6
  • 5
  • 4
  • 3
  • 2
  • 2
  • 1
  • Tagged with
  • 422
  • 249
  • 137
  • 122
  • 87
  • 83
  • 66
  • 53
  • 51
  • 48
  • 40
  • 40
  • 38
  • 37
  • 37
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
11

A Load-Optimized 500 MHz VCO Design for Phase-Locked Loop and Half-Swing PLA and The Applications for High-Speed Circuit Design

Chien, Yu-Tsun 27 June 2000 (has links)
The first topic of this thesis is a practical load-optimized VCO design for low-jitter 5V 500 MHz digital phase-locked loop. Besides the low jitter advantage, the design also possesses another feature, i.e., fast locked time. The second topic is the half-swing PLA circuit. An additional 1/2 VDD voltage source and buffering transmission gates are inserted between the NOR planes of PLAs to erase the racing problem and shorten the rise delay as well as the fall delay of the output response such that the speed is enhanced and the dynamic power is reduced. The third topic is a novel design of a the 1.0 GHz pipelining 8-bit CLA based on the architecture we mentioned in the second topic. The operating clock frequency is 1.0 GHz and the output of the addition of two 8-bit binary numbers is done in 2 cycles ( 2.0 ns ).
12

A study of mode-locking in a ruby laser operating near 77⁰K

Osmundsen, James Frederick, 1944- January 1974 (has links)
No description available.
13

Modifying the Three-Phase Synchronous Reference Frame Phase-Locked Loop to Remove Unbalance and Harmonic Errors

Eren, Suzan 17 December 2008 (has links)
As an increasing number of distributed power generation systems (DPGS) are being connected to the utility grid, there is a growing requirement for the DPGS to be able to ride through short grid disturbances. This requires improvements to be made to the grid-side control scheme of the DPGS. An important part of the grid-side control scheme is the grid synchronization method, which is responsible for tracking the phase angle of the grid voltage vector. The state-of-the-art grid synchronization methods being used today are phase-locked loops. This thesis presents a modified phase-locked loop which is more robust towards grid disturbances. It consists of a multi-block adaptive notch filter (ANF) integrated into a conventional three-phase synchronous reference frame phase-locked loop (SRF-PLL). The addition of the multi-block ANF to the system allows it to become frequency adaptive. Also, since the multi-block ANF consists of multiple ANF blocks in parallel with one another, the system is able to remove multiple input signal distortions. Thus, the proposed system is able to eliminate the double frequency ripple that is caused in the conventional three-phase SRF-PLL by input unbalance, as well as harmonic errors, despite the presence of frequency variations in the input signal. Simulation results found using Matlab/Simulink, and experimental results found using the dSPACE DS1103 DSP board, demonstrate the feasibility of the modified SRF-PLL. Also, the modified SRF-PLL is compared to a conventional three-phase SRF-PLL, as well as to a conventional three-phase SRF-PLL with a simple notch filter, and the advantages of the modified SRF-PLL are discussed. / Thesis (Master, Electrical & Computer Engineering) -- Queen's University, 2008-12-17 12:38:02.589
14

Frequency skipping in negative resistance oscillators with applications to crystal-controlled monolithic phase-locked loops

Walker, Stephen Scott 08 1900 (has links)
No description available.
15

Mode-locked diode laser for precision optical frequency measurements /

DeSalvo, Brian. January 2008 (has links)
Thesis (Honors)--College of William and Mary, 2008. / Includes bibliographical references (leaf 28). Also available via the World Wide Web.
16

Substrate noise coupling in ring oscillator-based phase locked loops /

Shreeve, Robert. January 1900 (has links)
Thesis (M.S.)--Oregon State University, 2009. / Printout. Includes bibliographical references (leaves 43-45). Also available on the World Wide Web.
17

A stochastic time-to-digital converter for digital phase-locked loops /

Ok, Kerem. January 1900 (has links)
Thesis (M.S.)--Oregon State University, 2006. / Printout. Includes bibliographical references (leaves 29-30). Also available on the World Wide Web.
18

Enhanced step mode FTIR position control

Inberg, R. Brandon. January 2005 (has links) (PDF)
Thesis (M.S.)--Montana State University--Bozeman, 2005. / Typescript. Chairperson, Graduate Committee: Steven R. Shaw. Includes bibliographical references (leaf 42).
19

Das Locked-in-Syndrom Schwierigkeiten und Chancen einer interdisziplinären Behandlung ; unter besonderer Berücksichtigung psychologischer Interventionsmöglichkeiten /

Heinrich, Christina. January 1900 (has links) (PDF)
Bamberg, Univ., Diss., 2004.
20

A low noise PLL-based frequency synthesiser for X-band radar /

Moes, Henderikus Jan. January 2008 (has links)
Thesis (MScIng)--University of Stellenbosch, 2008. / Bibliography. Also available via the Internet.

Page generated in 0.0614 seconds