Return to search

Implementace rychlých sériových sběrnic v obvodech FPGA / Implementation of fast serial bus on FPGA

This diploma thesis deals with implementation of fast serial bus and SATA controler in the FPGA chip. The work is divided into two parts. In the first part the circuit for communication between the FPGAs is designed and in the second part the circuit for direct connection of SATA hard disk to a gate array is created. The circuit for communication between the FPGA is designed according to SATA specification. Link layer and physical layers are implemented in VHDL with programmable logic resources.

Identiferoai:union.ndltd.org:nusl.cz/oai:invenio.nusl.cz:221037
Date January 2014
CreatorsDrbal, Jakub
ContributorsDvořák, Vojtěch, Pristach, Marián
PublisherVysoké učení technické v Brně. Fakulta elektrotechniky a komunikačních technologií
Source SetsCzech ETDs
LanguageCzech
Detected LanguageEnglish
Typeinfo:eu-repo/semantics/masterThesis
Rightsinfo:eu-repo/semantics/restrictedAccess

Page generated in 0.0018 seconds