Return to search

Simulation and Fabrication of a Non-Classical Unipolar CMOS with Embedded Oxide

In this paper, we propose a novel Unipolar CMOS device in which the transport carriers are electron only. And we achieve good inverter output waveform and logic circuit applications by simulation. Duo to all n-channel (NMOS) structures are used, we call this proposed CMOS as a Unipolar CMOS. A new basic theory of utilizing the punch through effect is
demonstrated to enhance the tPLH in our proposed Unipolar CMOS. The average delay time compared with the classical CMOS circuit can be improved 23% for high-performance applications. For our proposed Unipolar CMOS, all n-channel MOS are used to eliminate the N- and P-well processes and ignore the difference between the carrier mobility. In addition, the common electrodes are also exploited, hence, the layout area can be reduced to about 75%, which leads to significantly increase the packing density of CMOS circuits in the same chip.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0730110-150123
Date30 July 2010
CreatorsSun, Chih-hung
ContributorsYao-Tsung Tsai, Wen-Kuan Yeh, Meng-Hsueh Chiang, Jyi-Tsong Lin, Albert Chin
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0730110-150123
Rightsnot_available, Copyright information available at source archive

Page generated in 0.0022 seconds