Return to search

PC Plug-In Telemetry Decommutator Using FPGAS

International Telemetering Conference Proceedings / October 30-November 02, 1995 / Riviera Hotel, Las Vegas, Nevada / This paper describes the design of a PC plug-in card that incorporates all functions of the base band segment of a PCM decommutator which includes the bit synchroniser (BS), frame synchroniser (FS) and subframe synchroniser (SFS). FPGAs are used for the realization of the digital sections of the circuit. The card is capable of handling all standard IRIG codes. The bit synchroniser can handle data rates upto 1Mbps (NRZL), while the frame and subframe synchronisers have been designed to work upto 10 Mbps.

Identiferoai:union.ndltd.org:arizona.edu/oai:arizona.openrepository.com:10150/611586
Date11 1900
CreatorsVishwanathan, A. N., Biju, S., Narayana, T. V., Anguswamy, P., Singh, U. S.
ContributorsIndian Space Research Organisation
PublisherInternational Foundation for Telemetering
Source SetsUniversity of Arizona
Languageen_US
Detected LanguageEnglish
Typetext, Proceedings
RightsCopyright © International Foundation for Telemetering
Relationhttp://www.telemetry.org/

Page generated in 0.0024 seconds