Return to search

Hardwarová akcelerace šifrování síťového provozu / Hardware Accelerated Encryption of Network Traffic

The aim of this thesis is to draft and implement high-speed encryptor of network trafic with throughput 10Gb/s in one way. It has been implementated for FPGA Xilinx Virtex5vlx155t placed on card COMBOv2-LXT. The encryption is based on AES algorithm using 128 bit key length. The security protokol is ESP in version for protokol IPv4. Design is fully synthesizable with tool Xilinx ISE 11.3, however it is not tested on real hardware. Tests in simulation works fine.

Identiferoai:union.ndltd.org:nusl.cz/oai:invenio.nusl.cz:237117
Date January 2010
CreatorsNovotňák, Jiří
ContributorsKořenek, Jan, Žádník, Martin
PublisherVysoké učení technické v Brně. Fakulta informačních technologií
Source SetsCzech ETDs
LanguageCzech
Detected LanguageEnglish
Typeinfo:eu-repo/semantics/masterThesis
Rightsinfo:eu-repo/semantics/restrictedAccess

Page generated in 0.0022 seconds