Spelling suggestions: "subject:"analógicodigital converters."" "subject:"analogdigital converters.""
41 |
A switched-current bandpass delta-sigma modulatorDalal, Vineet R. 16 June 1993 (has links)
Graduation date: 1994
|
42 |
Effects and compensation of the analog integrator nonidealities in dual-quantization delta-sigma modulatorsYang, Yaohua, 1969- 20 February 1993 (has links)
Graduation date: 1993
|
43 |
High-Speed Analog-to-Digital Converters for Broadband ApplicationsIsmail, Ayman January 2007 (has links)
Flash Analog-to-Digital Converters (ADCs), targeting optical
communication standards, have been reported in SiGe BiCMOS
technology. CMOS implementation of such designs faces two
challenges. The first is to achieve a high sampling speed, given the
lower gain-bandwidth (lower ft) of CMOS technology. The second
challenge is to handle the wide bandwidth of the input signal with a
certain accuracy. Although the first problem can be relaxed by using
the time-interleaved architecture, the second problem remains as a
main obstacle to CMOS implementation. As a result, the feasibility
of the CMOS implementation of ADCs for such applications, or other
wide band applications, depends primarily on achieving a very small
input capacitance (large bandwidth) at the
desired accuracy.
In the flash architecture, the input capacitance is traded off for
the achievable accuracy. This tradeoff becomes tighter with
technology scaling. An effective way to ease this tradeoff is to use
resistive offset averaging. This permits the use of smaller area
transistors, leading to a reduction in the ADC input capacitance. In
addition, interpolation can be used to decrease the input
capacitance of flash ADCs. In an interpolating architecture, the
number of ADC input preamplifiers is reduced significantly, and a
resistor network interpolates
the missing zero-crossings needed for an N-bit conversion. The resistive network also averages
out the preamplifiers offsets. Consequently, an interpolating network works also as an averaging network.
The resistor network used for averaging or interpolation causes a
systematic non-linearity at the ADC transfer characteristics edges.
The common solution to this problem is to extend the preamplifiers
array beyond the input signal voltage range by using dummy
preamplifiers. However, this demands a corresponding extension of
the flash ADC reference-voltage resistor ladder. Since the voltage
headroom of the reference ladder is considered to be a main
bottleneck in the implementation of flash ADCs in deep-submicron
technologies with reduced supply voltage, extending the reference
voltage beyond the input voltage range is highly undesirable.
The principal objective of this thesis is to develop a new circuit
technique to enhance the bandwidth-accuracy product of flash ADCs.
Thus, first, a rigorous analysis of flash ADC architectures accuracy-bandwidth tradeoff is presented.
It is demonstrated that the interpolating architecture achieves a superior accuracy compared
to that of a full flash architecture for the same input capacitance, and hence would lead to
a higher bandwidth-accuracy product, especially in deep-submicron technologies that use low power supplies. Also, the
gain obtained, when interpolation is employed, is quantified. In addition, the limitations of a previous
claim, which suggests that an interpolating architecture is equivalent to an averaging
full flash architecture that trades off accuracy for the input capacitance, is presented. Secondly, a termination
technique for the averaging/interpolation network of flash ADC preamplifiers is devised. The proposed technique maintains the linearity of the ADC at the transfer
characteristics edges and cancels out the over-range voltage, consumed by the dummy preamplifiers. This makes flash ADCs more amenable for integration in deep-submicron CMOS technologies. In addition, the
elimination of this over-range voltage allows a larger
least-significant bit. As a result, a higher input referred offset
is tolerated, and a significant reductions in the ADC input
capacitance and
power dissipation are achieved at the same accuracy. Unlike a previous solution, the proposed
technique does not introduce negative transconductance at flash ADC preamplifiers array edges.
As a result, the offset averaging technique can be used efficiently.
To prove the resulting saving in the ADC input capacitance and power
dissipation that is attained by the proposed termination technique,
a 6-bit 1.6-GS/s flash ADC test chip is designed and implemented in
0.13-$\mu$m CMOS technology. The ADC consumes 180 mW from a 1.5-V
supply and achieves a Signal-to-Noise-plus-Distortion Ratio (SNDR)
of 34.5 dB and 30 dB at 50-MHz and 1450-MHz input signal frequency,
respectively. The measured peak Integral-Non-Linearity (INL) and
Differential-Non-Linearity (DNL) are 0.42 LSB and 0.49 LSB,
respectively.
|
44 |
High-Speed Analog-to-Digital Converters for Broadband ApplicationsIsmail, Ayman January 2007 (has links)
Flash Analog-to-Digital Converters (ADCs), targeting optical
communication standards, have been reported in SiGe BiCMOS
technology. CMOS implementation of such designs faces two
challenges. The first is to achieve a high sampling speed, given the
lower gain-bandwidth (lower ft) of CMOS technology. The second
challenge is to handle the wide bandwidth of the input signal with a
certain accuracy. Although the first problem can be relaxed by using
the time-interleaved architecture, the second problem remains as a
main obstacle to CMOS implementation. As a result, the feasibility
of the CMOS implementation of ADCs for such applications, or other
wide band applications, depends primarily on achieving a very small
input capacitance (large bandwidth) at the
desired accuracy.
In the flash architecture, the input capacitance is traded off for
the achievable accuracy. This tradeoff becomes tighter with
technology scaling. An effective way to ease this tradeoff is to use
resistive offset averaging. This permits the use of smaller area
transistors, leading to a reduction in the ADC input capacitance. In
addition, interpolation can be used to decrease the input
capacitance of flash ADCs. In an interpolating architecture, the
number of ADC input preamplifiers is reduced significantly, and a
resistor network interpolates
the missing zero-crossings needed for an N-bit conversion. The resistive network also averages
out the preamplifiers offsets. Consequently, an interpolating network works also as an averaging network.
The resistor network used for averaging or interpolation causes a
systematic non-linearity at the ADC transfer characteristics edges.
The common solution to this problem is to extend the preamplifiers
array beyond the input signal voltage range by using dummy
preamplifiers. However, this demands a corresponding extension of
the flash ADC reference-voltage resistor ladder. Since the voltage
headroom of the reference ladder is considered to be a main
bottleneck in the implementation of flash ADCs in deep-submicron
technologies with reduced supply voltage, extending the reference
voltage beyond the input voltage range is highly undesirable.
The principal objective of this thesis is to develop a new circuit
technique to enhance the bandwidth-accuracy product of flash ADCs.
Thus, first, a rigorous analysis of flash ADC architectures accuracy-bandwidth tradeoff is presented.
It is demonstrated that the interpolating architecture achieves a superior accuracy compared
to that of a full flash architecture for the same input capacitance, and hence would lead to
a higher bandwidth-accuracy product, especially in deep-submicron technologies that use low power supplies. Also, the
gain obtained, when interpolation is employed, is quantified. In addition, the limitations of a previous
claim, which suggests that an interpolating architecture is equivalent to an averaging
full flash architecture that trades off accuracy for the input capacitance, is presented. Secondly, a termination
technique for the averaging/interpolation network of flash ADC preamplifiers is devised. The proposed technique maintains the linearity of the ADC at the transfer
characteristics edges and cancels out the over-range voltage, consumed by the dummy preamplifiers. This makes flash ADCs more amenable for integration in deep-submicron CMOS technologies. In addition, the
elimination of this over-range voltage allows a larger
least-significant bit. As a result, a higher input referred offset
is tolerated, and a significant reductions in the ADC input
capacitance and
power dissipation are achieved at the same accuracy. Unlike a previous solution, the proposed
technique does not introduce negative transconductance at flash ADC preamplifiers array edges.
As a result, the offset averaging technique can be used efficiently.
To prove the resulting saving in the ADC input capacitance and power
dissipation that is attained by the proposed termination technique,
a 6-bit 1.6-GS/s flash ADC test chip is designed and implemented in
0.13-$\mu$m CMOS technology. The ADC consumes 180 mW from a 1.5-V
supply and achieves a Signal-to-Noise-plus-Distortion Ratio (SNDR)
of 34.5 dB and 30 dB at 50-MHz and 1450-MHz input signal frequency,
respectively. The measured peak Integral-Non-Linearity (INL) and
Differential-Non-Linearity (DNL) are 0.42 LSB and 0.49 LSB,
respectively.
|
45 |
A tri-mode sigma-delta modulator for wireless receivers /Tam, Yiu-Ming. January 2003 (has links)
Thesis (M.Phil.)--Hong Kong University of Science and Technology, 2003. / Includes bibliographical references. Also available in electronic version. Access restricted to campus users.
|
46 |
Design of wideband switched-capacitor delta-sigma analog-to-digital converters /Wang, Peng Chong. January 2009 (has links)
Includes bibliographical references (p. 118-120).
|
47 |
High-performance [delta sigma] analog-to-digital conversionTsang, Robin Matthew, 1979- 07 September 2012 (has links)
This dissertation is about a new [delta sigma] analog-to-digital converter that offers enhanced quantization noise suppression at low oversampling ratios. This feature makes the converter attractive in applications where speed and resolution are simultaneously demanded. The converter exploits double-sampling for speed, and takes advantage of a new loop-filter to pin down passband quantization noise. A proto-type is fabricated in 0.18-[mu]m CMOS and tested. Results show that at 200-MS/s, the converter achieves an effective number of bits (ENOB) of 12.2-b in a 12.5-MHz signal band while consuming 89-mW from a 1.8-V supply. Using a common performance metric that takes into account of ENOB and signal bandwidth, the prototype outperforms all previously-reported IEEE switched-capacitor [delta sigma] modulators. / text
|
48 |
A survey on continuous-time [delta sigma] modulators : theory, designs and implementations /Gao, Xiaoran. January 2008 (has links)
Thesis (M.S.)--Oregon State University, 2008. / Printout. Includes bibliographical references (leaves 105-122). Also available on the World Wide Web.
|
49 |
A self-calibrating low power 16-bit 500KSps charge-redistribution SAR analog-to-digital converterUpadhyaya, Prasanna, January 2008 (has links) (PDF)
Thesis (M.S. in electrical engineering)--Washington State University, August 2008. / Includes bibliographical references (p. 60-61).
|
50 |
A jittered-sampling correction technique for ADCsTourabaly, Jamil A. January 2008 (has links)
Thesis (M.EngSc. )--Edith Cowan University, 2008. / Submitted to the Faculty of Computing, Health and Science. Includes bibliographical references.
|
Page generated in 0.1179 seconds