• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 5
  • 1
  • Tagged with
  • 10
  • 10
  • 10
  • 6
  • 5
  • 3
  • 3
  • 3
  • 2
  • 2
  • 2
  • 2
  • 2
  • 2
  • 2
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
1

Finite element analysis of thermal stresses in semiconductor devices

Duerr, Joachim Karl Wilhelm 01 January 1990 (has links)
The failure of integrated circuit due to Silicon fracture is one of the problems associated with the production of a semiconductor device. The thermal stresses, which result in die cracking, are for the most part induced during the cooling process after attaching the die with Gold-Silicon solder. Major factors for stress generation in material systems are commonly large temperature gradients and substantial difference in coefficients of thermal expansion.
2

Integrated operational diodes on a temperature stabilized substrate

McCarthy, Jefferson Brian, 1941- January 1971 (has links)
No description available.
3

Integrated operational diodes on a temperature stabilized substrate

Thomas, Billie Neal, 1937- January 1969 (has links)
No description available.
4

Application of internal state variable models to thermal processing and reliability of plated through holes in printed wiring boards

Fu, Chia-Yu 08 1900 (has links)
No description available.
5

A numerical study of the thermal performance for surface mounted and through-hole mounted integrated circuits

Wang, Jyi-Ren 20 December 1994 (has links)
Graduation date: 1995
6

The thermal effect and clocking in quantum-dot cellular automata

Kanuchok, Jonathan L. January 2004 (has links)
We present a theoretical study of quasi-adiabatic clocking and thermal effect in Quantum-dot Cellular Automata (QCA). Quasi-adiabatic clocking is the modulation of an inter-dot potential barrier in order to keep the QCA cells near the ground state throughout the switching process. A time-dependent electric field is calculated for arrays of charged rods. The electron tunneling between dots is controlled by raising and lowering a potential barrier in the cell.A quantum statistical model has been introduced to obtain the thermal average of polarization of a QCA cell. We have studied the thermal effect on QCA devices. The theoretical analysis has been approximated for a two-state model where the cells are in one of two possible eigenstates of the cell Hamiltonian. In general, the average polarization of each cell decreases with temperature and the distance from the driver cells. The results demonstrate the critical nature of temperature dependence for the operation of QCA. / Department of Physics and Astronomy
7

DESIGN OF MOS INTEGRATED CIRCUITS AT HIGH TEMPERATURE.

CHAN, TZO YAO. January 1982 (has links)
Areas which require high-temperature MOS circuits are instrumentations for geothermal and petroleum well-logging, space exploration, aero-propulsion systems, and other hostile environments. MOS digital circuits at high temperature are examined as well as the maximum operating temperature of MOS devices. Factors affecting high-temperature operation of these devices, including threshold voltage sensitivity, mobility degradation, leakage current characterization and interactions, zero-TC current in analog applications and reliability considerations, are discussed. Methods to reduce threshold voltage sensitivities, process modifications to reduce leakage current density at high temperature, circuit techniques to eliminate the leakage current effects, diode compensation, CMOS thermal latch-up and MOS scaling rules at high temperature are investigated. Experimental results of epitaxial diodes to verify the leakage current reduction effect are discussed.
8

Computer controlled deep level transient spectroscopy system

Mehta, Hemant January 2010 (has links)
Typescript (photocopy). / Digitized by Kansas Correctional Industries / Department: Electrical and Computer Engineering.
9

Two dimensional numerical simulation of a non-isothermal GaAs MESFET

Lin, Angela A. 08 May 1992 (has links)
The low thermal conductivity of gallium arsenide compared to silicon results in self-heating effects in GaAs MESFETs that limit the electrical performance of such devices for high power applications. To date, analytical thermal models of self heating in GaAs MESFETs are based on the assumption of a uniformly heated channel. This thesis presents a two dimensional analysis of the electrothermal effect of this device based on the two dimensional power density distribution in the channel under various bias conditions. The numerical simulation is performed using the finite difference technique. The results of the simulation of an isothermal MESFET without heat effects is compared with various one dimensional analytical models in the literature. Electro thermal effects into the two-dimensional isothermal MESFET model allowed close examination of the temperature profile within the MESFET. The large gradient in power distribution results in a localized heat source within the channel which increases the overall channel temperature, which shows that the assumption of a uniformly heated channel is erroneous, and may lead to an underestimation of the maximum channel temperature. / Graduation date: 1992
10

The Role of Temperature in Testing Deep Submicron CMOS ASICs

Long, Ethan Schuyler 01 January 2003 (has links)
Among the many efforts to improve the IC test process are tests that attempt to differentiate between healthy and defective or low reliability ICs by manipulating the operating conditions of the IC being tested. This thesis attempts to improve the common understanding of multiple and targeted temperature testing by evaluating work published on the subject to date and by presenting previously unpublished empirical observations. The empirical observations are made from SCAN and LBIST based MinVDD measurements, Static IDD measurements, as well as parametric measurements of transistor characteristics. The test vehicles used are 0.25μm and 0.18μm CMOS ASICs fabricated by LSI Logic. An IC’s performance is bound by a three dimensional space defined by VDD, frequency, and temperature. A model is presented to explain the boundaries of the performance region in terms of the ability of the IC’s constituent transistors to provide power and the Zero-Temperature-Coefficient (ZTC). Also, it is determined that multiple temperature testing can add new tests to current test suites to improve the resolution between healthy and defective ICs.

Page generated in 0.0736 seconds