• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 342
  • 54
  • 41
  • 39
  • 23
  • 16
  • 15
  • 13
  • 8
  • 8
  • 4
  • 3
  • 3
  • 3
  • 3
  • Tagged with
  • 741
  • 289
  • 279
  • 143
  • 99
  • 93
  • 90
  • 86
  • 79
  • 69
  • 64
  • 46
  • 43
  • 43
  • 38
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
21

Implementation and improvement of quadratic approximation programming on CACHE FLOWTRAN

Biegler, Lorenz T. January 1979 (has links)
Thesis (M.S.)--University of Wisconsin--Madison. / Typescript. eContent provider-neutral record in process. Description based on print version record. Includes bibliographical references (leaves 96-100).
22

A cache-based prefetching memory system for mediaprocessors /

Berg, Stefan Georg. January 2002 (has links)
Thesis (Ph. D.)--University of Washington, 2002. / Vita. Includes bibliographical references (p. 126-131).
23

Update-Propagation in gestaffelten und verteilten Caches

Vrhovnik, Marko. January 2004 (has links)
Stuttgart, Univ., Diplomarb., 2004.
24

The development of cooperative enterprises in Cache Valley, 1865-1900...

Felix, Joseph Carl. January 1956 (has links)
Thesis (M.S.) B.Y.U. Dept. of Religion.
25

Cache characterization and performance studies using locality surfaces /

Sorenson, Elizabeth S. January 2005 (has links) (PDF)
Thesis (Ph. D.)--Brigham Young University. Dept. of Computer Science, 2005. / Includes bibliographical references (p. 363-374).
26

Asymmetric clustering using a register cache /

Morrison, Roger Allen. January 1900 (has links)
Thesis (M.S.)--Oregon State University, 2006. / Printout. Includes bibliographical references (leaves 19-20). Also available on the World Wide Web.
27

Hardware techniques to reduce communication costs in multiprocessors

Huh, Jaehyuk, January 1900 (has links) (PDF)
Thesis (Ph. D.)--University of Texas at Austin, 2006. / Vita. Includes bibliographical references.
28

Visible synchronization based cache coherence

Kumar, Krishna, January 1997 (has links)
Thesis (M.Comp. Sc.)--Dept. of Computer Science, Concordia University, 1997. / "April 1997." Includes bibliographical references (leaves 74-77). Available also on the Internet.
29

A weblet environment to facilitate proxy cashing of web processing components /

Hao, Wei, January 2007 (has links)
Thesis (Ph.D.)--University of Texas at Dallas, 2007. / Includes vita. Includes bibliographical references (leaves 199-209)
30

Techniques for Improving Uniformity in Direct Mapped Caches

Nwachukwu, Izuchukwu Udochi 05 1900 (has links)
Directly mapped caches are an attractive option for processor designers as they combine fast lookup times with reduced complexity and area. However, directly-mapped caches are prone to higher miss-rates as there are no candidates for replacement on a cache miss, hence data residing in a cache set would have to be evicted to the next level cache. Another issue that inhibits cache performance is the non-uniformity of accesses exhibited by most applications: some sets are under-utilized while others receive the majority of accesses. This implies that increasing the size of caches may not lead to proportionally improved cache hit rates. Several solutions that address cache non-uniformity have been proposed in the literature. These techniques have been proposed over the past decade and each proposal independently claims the benefit of reduced conflict misses. However, because the published results use different benchmarks and different experimental setups, (there is no established frame of reference for comparing these results) it is not easy to compare them. In this work we report a side-by-side comparison of these techniques. Finally, we propose and Adaptive-Partitioned cache for multi-threaded applications. This design limits inter-thread thrashing while dynamically reducing traffic to heavily accessed sets.

Page generated in 0.0424 seconds