• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • No language data
  • Tagged with
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • 1
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
1

Digital Phase-Locked Loop Design for Naval Applications

Huang, Qinghua 05 May 2007 (has links)
Most digital control architectures for power system applications require synchronization with the distribution system voltage. Therefore, a phase-locked loop (PLL), implemented in a DSP, is generally among the digital control blocks of the control system. The PLL analyzes the bus voltage and provides power system information for some of the other blocks to do further calculation. Thus, the performance of the PLL has a broad impact on the system performance. Small-scale power systems, such as naval systems, pose a challenging environment for PLL design due to voltage distortion and variation in the fundamental frequency that is large as compared to large terrestrial systems. Our objective is to improve the accuracy of the PLL digital block and hence enhance the digital control system. This research compares two PLL algorithms, as well as the use of a PI controller or lag controller with respect to their steady state and transient performance.

Page generated in 0.1123 seconds