• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 728
  • 139
  • 31
  • 25
  • 14
  • 7
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 2
  • Tagged with
  • 1082
  • 1082
  • 634
  • 513
  • 312
  • 307
  • 264
  • 258
  • 257
  • 231
  • 136
  • 114
  • 103
  • 98
  • 87
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
181

Scaling opportunities for bulk accumulation and inversion MOSFETs for gigascale integration

Murali, Raghunath. January 2004 (has links) (PDF)
Thesis (Ph. D.)--Electrical and Computer Engineering, Georgia Institute of Technology, 2004. / Hess, Dennis, Committee Member; Meindl, James, Committee Chair; Allen, Phillip, Committee Member; Cressler, John, Committee Member; Davis, Jeffrey, Committee Member. Vita. Includes bibliographical references (leaves 108-119).
182

Design of a high speed mixed signal CMOS mutliplying circuit /

Bartholomew, David Ray, January 2004 (has links) (PDF)
Thesis (M.S.)--Brigham Young University. Dept. of Electrical and Computer Engineering, 2004. / Includes bibliographical references (p. 71-72).
183

Hot-carrier reliability simulation in aggresively scaled MOS transistors

Pagey, Manish Prabhakar. January 2003 (has links)
Thesis (Ph. D. in Electrical Engineering)--Vanderbilt University, 2003. / Title from PDF title screen. Includes bibliographical references.
184

Novel 3-D CMOS and BiCMOS devices for high-density and high-speed ICs /

Liu, Haitao. January 2003 (has links)
Thesis (Ph.D.)--Hong Kong University of Science and Technology, 2003. / Includes bibliographical references. Also available in electronic version. Access restricted to campus users.
185

RF integrated circuit design options : from technology to layout /

Zhang, Xibo. January 2003 (has links)
Thesis (M. Phil.)--Hong Kong University of Science and Technology, 2003. / Includes bibliographical references (leaves 59-61). Also available in electronic version. Access restricted to campus users.
186

Silicon-based vertical MOSFETs

Jayanarayanan, Sankaran 28 August 2008 (has links)
Not available / text
187

Electrical and material characteristics of hafnium-based multi-metal high-k gate dielectrics for future scaled CMOS technology: physics, reliability, and process development

Rhee, Se Jong 28 August 2008 (has links)
Not available / text
188

Systematic evaluation of metal gate electrode effective work function and its influence on device performance in CMOS devices

Wen, Huang-Chun 28 August 2008 (has links)
Not available
189

A study on electrical and material characteristics of hafnium oxide with silicon interface passivation on III-V substrate for future scaled CMOS technology

Ok, Injo, 1974- 29 August 2008 (has links)
The continuous improvement in the semiconductor industry has been successfully achieved by the reducing dimensions of CMOS (complementary metal oxide semiconductor) technology. For the last four decades, the scaling down of physical thickness of SiO₂ gate dielectrics has improved the speed of output drive current by shrinking of transistor area in front-end-process of integrated circuits. A higher number of transistors on chip resulting in faster speed and lower cost can be allowable by the scaling down and these fruitful achievements have been mainly made by the thinning thickness of one key component - Gate Dielectric - at Si based MOSFET (metal-oxide-semiconductor field effect transistor) devices. So far, SiO₂ (silicon dioxide) gate dielectric having the excellent material and electrical properties such as good interface (i.e., Dit ~ 2x10¹⁰ eV⁻¹cm⁻²), low gate leakage current, higher dielectric breakdown immunity (≥10MV/cm) and excellent thermal stability at typical Si processing temperature has been popularly used as the leading gate oxide material. The next generation Si based MOSFETs will require more aggressive gate oxide scaling to meet the required specifications. Since high-k dielectrics provide the same capacitance with a thicker film, the leakage current reduction, therefore, less the standby power consumption is one of the huge advantages. Also, it is easier to fabricate during the process because the control of film thickness is still not in the critical range compared to the same leakage current characteristic of SiO₂ film. HfO₂ based gate dielectric is considered as the most promising candidate among materials being studied since it shows good characteristics with conventional Si technology and good device performance has been reported. However, it has still many problems like insufficient thermals stability on silicon such as low crystallization temperature, low k interfacial regrowth, charge trapping and so on. The integration of hafnium based high-k dielectric into CMOS technology is also limited by major issues such as degraded channel mobility and charge trapping. One approach to overcome these obstacles is using alternative substrate materials such as SiGe, GaAs, InGaAs, and InP to improve channel mobility. / text
190

Modeling hot-electron injection and impact ionization in pFET's

Duffy, Christopher James 12 1900 (has links)
No description available.

Page generated in 0.0268 seconds