• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 35
  • 7
  • 4
  • 2
  • 2
  • 2
  • 2
  • 2
  • 2
  • 1
  • 1
  • 1
  • Tagged with
  • 56
  • 56
  • 56
  • 16
  • 16
  • 13
  • 11
  • 11
  • 11
  • 10
  • 10
  • 8
  • 8
  • 8
  • 7
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
21

TCSIM a top-down approach to mixed-signal circuits and systems design /

Alhajj, Tarek. January 1900 (has links)
Thesis (M.Eng.). / Written for the Dept. of Electrical and Computer Engineering. Title from title page of PDF (viewed 2008/07/29). Includes bibliographical references.
22

A multi-class, multi-dimensional classifier as a topology selector for analog circuit design / by Kyung-Im Son.

Son, Kyung-Im. January 1998 (has links)
Thesis (Ph. D.)--University of Washington, 1998. / Includes bibliographical references (leaves [152]-159).
23

BIST-based performance characterization of mixed-signal circuits

Yu, Hak-soo, Abraham, Jacob A. January 2004 (has links)
Thesis (Ph. D.)--University of Texas at Austin, 2004. / Supervisor: Jacob A. Abraham. Vita. Includes bibliographical references. Also available from UMI.
24

Behavioral modeling and simulaitons [sic] of mixed-signal integrated circuits with process variations and physical defects /

Guo, Yu-yau. January 2003 (has links)
Thesis (Ph. D.)--University of Rhode Island, 2003. / Typescript. Includes bibliographical references (leaves 96-102).
25

Variability-aware low-power techniques for nanoscale mixed-signal circuits

Ghai, Dhruva V. Mohanty, Saraju, January 2009 (has links)
Thesis (Ph. D.)--University of North Texas, May, 2009. / Title from title page display. Includes bibliographical references.
26

Template-driven parasitic-aware optimization of analog/RF IC layouts /

Bhattacharya, Sambuddha. January 2005 (has links)
Thesis (Ph. D.)--University of Washington, 2005. / Vita. Includes bibliographical references (leaves 102-109).
27

Adaptive signal processing and correlational learning in mixed-signal VLSI /

Figueroa Toro, Miguel E. January 2005 (has links)
Thesis (Ph. D.)--University of Washington, 2005. / Vita. Includes bibliographical references (leaves 124-137).
28

A CAD tool for analog and mixed signal CMOS circuits /

Kasturi, Prasan. January 2006 (has links)
Thesis (Ph. D.)--University of Rhode Island, 2006. / Includes bibliographical references (leaves 124-127).
29

Moderní metody verifikace smíšených integrovaných obvodů / Modern methods of mixed-signal integrated circuit verification

Podzemný, Jakub January 2019 (has links)
This work aims at methods, which are suitable for mixed-signal integrated circuit verification. The emphasis is on the Assertion-based verification. In practice there are two languages, which can be used for this method - PSL and SystemVerilog. These languages are compared between each other and individually tested to find their capabilities, functional limits and restrictions. One of them will be integrated into verification flow of SCG Czech Design Center s. r. o. company to develop ABV methodology in analog and mixed-signal domain.
30

Verificação funcional para circuitos de transmissão e recepção de sinais mistos. / Functional verification for mixed signal transmission and reception circuits.

Martins, Vinicius Antonio de Oliveira 05 May 2017 (has links)
Este trabalho propõe o desenvolvimento de uma metodologia para a verificação circuitos integrados de sinais mistos de uso em sistemas de comunicação que operem em modo simplex. Deseja-se aproveitar as características inversas de recepção e transmissão para otimizar o processo de verificação. Para o desenvolvimento desta metodologia de verificação, teve-se como objetivo estudar metodologias de verificação de circuitos integrados de sinais mistos existentes e sua evolução, as quais têm garantido cada vez mais a funcionalidade de circuitos integrados que são compostos por blocos analógicos e digitais. A metodologia é aplicada a um dos circuitos que compõem um sistema otimizado de transmissão de dados via satélite (Transponder para Satélite). O sistema de transmissão de dados via satélite, foco do trabalho, é composto por receptores, transmissores e conversores analógico digital e um Processador Digital de Sinais - Digital Signal Processing (DSP), todos desenvolvidos em hardware. A metodologia de verificação compreende no desenvolvimento de uma estrutura de verificação capaz de estimular os blocos digitais e analógicos com o objetivo de garantir a funcionalidade de cada um dos componentes do IP Transponder. Em uma etapa seguinte, foi possível estimular o IP Transponder de forma integrada, no que se refere aos os blocos digitais e analógicos, assim como os de transmissão e recepção. Ressalta-se ainda que todo o desenvolvimento foi realizado em alto nível, ou seja, todas as características e propriedades foram observadas utilizando-se somente simuladores para garantir a funcionalidade do circuito integrado de sinais mistos que compõe o IP Transponder para satélite. / This work proposes the development of a verification methodology, used during the verification process of a mixed signal integrated circuit, which represents a communication system operating in simplex mode. In order to optimize the verification process, reverse reception and transmission will be used. With the intention of developing our verification methodology, a study on other methodologies used for the verification of mixed signals integrated circuits and the evolution of such methodologies was carried out. The proposed methodology has been applied in an advanced circuit used to establish data transmission by satellite (Transponder for Satellite). The targeted data transmission system is composed by analog receptor and transmitter, analog to digital converters and a digital signal-processing unit, all developed in hardware. The verification methodology consists of two steps: first, the development of a verification structure that are able to stimulate digital and analog blocks in order to guarantee the functionality of each system component. In a following step, the developed verification environment provides the stimulation for all the Transponder IP (digital and analog blocks), and for transmission and reception blocks as well. The verification process development was performed in high level, meaning all the characteristics and properties has been observed using only simulators with the purpose of guarantee the functionality of the mixed signal integrated circuit that composes the satellite Transponder IP.

Page generated in 0.0611 seconds