• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 399
  • 212
  • 78
  • 64
  • 42
  • 30
  • 23
  • 22
  • 18
  • 6
  • 4
  • 4
  • 2
  • 2
  • 2
  • Tagged with
  • 1010
  • 244
  • 219
  • 210
  • 121
  • 120
  • 113
  • 111
  • 105
  • 104
  • 103
  • 99
  • 96
  • 95
  • 91
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
41

A fast rising, high current, monostable pulse generator

Shaver, Fred Herbert, 1937- January 1961 (has links)
No description available.
42

Design of a transistor operational amplifier

Ozdes, Demir, 1929 January 1963 (has links)
No description available.
43

The Eccles-Jordan circuit using junction transistors

Jones, Lincoln D. January 1956 (has links)
No description available.
44

Development of a common emitter equivalent circuit for the junction transistor

Sakrison, David J. January 1956 (has links)
No description available.
45

A design procedure for transistor crystal oscillators

McSpadden, William R., 1931- January 1959 (has links)
No description available.
46

Temperature dependance of silicon bipolar transistor D.C. parameters

Hayes, R. C. January 1986 (has links)
No description available.
47

A study of failure locus of NPN transistors and its improvement using graded collector structures

Humphreys, M. J. January 1988 (has links)
No description available.
48

Clock-feedthrough compensation in MOS sample-and-hold circuits

Fuchs, Franz Xaver January 2001 (has links)
All MOS sample-and-hold circuits suffer to a greater or lesser extent from clock-feedthrough (CLFT), also called charge-injection. During the transition from sample to hold mode, charge is transferred from an MOS transistor switch onto the hold capacitor, thus the name charge-injection. This error can lead to considerable voltage change across the capacitor, and predicting the extent of the induced error potentials is important to circuit designers. Previous studies have shown a considerable dependency of CLFT on signal voltage, circuit impedances, clock amplitude and clock fall-time. The focus of this work was on the signal dependency of the CLFT error and on the CLFT induced signal distortion in open-loop sample-and-hold circuits. CLFT was found to have a strongly non-linear, signal dependent, component, which may cause considerable distortion of the sampled signal. The parameters influencing this distortion were established. It was discovered that distortion could be reduced by more than 20dB through careful adjustment of the clock fall-rate. Several circuit solutions that can help reduce the level of distortion arising from CLFT are presented. These circuits can also reduce the absolute level of CLFT. Simulations showed their effectiveness, which was also proven in silicon. The CLFT reduction methods used in these circuits are easily transferable to other switched-capacitor circuits and are suitable for applications where space is at a premium (as, for example, in analogue neural networks). A new saturation mode contribution to CLFT was found. It is shown to give rise to increased CLFT under high injection conditions.
49

The automatic test pattern generation in the logic gate level circuits and MOS transistor circuits at Ohio University

Lee, Hoon-Kyeu. January 1986 (has links)
Thesis (M.S.)--Ohio University, November, 1986. / Title from PDF t.p.
50

The design of power combined oscillators suitable for millimetre-wave development /

Sayyah, Ali Afkari. January 1997 (has links) (PDF)
Thesis (Ph. D.)--University of Adelaide, Dept. of Electrical and Electronic Engineering, 1997? / Includes bibliographical references (leaves 272-279.).

Page generated in 0.0146 seconds