4H-SiC based Metal-Oxide Semiconductor(MOS) capacitors are promising key components for next generation power devices. For high frequency power applications, however, there is a major drawback of this type of devices, i.e. they have low inversion channel mobility that consequently affects the switching operation in MOS Field-Effect Transistors (MOSFETs). Carbon clusters or excess carbon atoms in the interface between the dielectric layer and SiC is commonly considered to be the carrier trapping and scattering centers that lower the carrier channel mobility. Based on the previous work in the research group, a new fabrication process for forming the dielectric layer with a lower density of the trap states is investigated. The process consists of standard semiconductor cleaning, pre-treatments, pre-oxidation, plasma enhanced chemical vapor deposition (PECVD) and post oxidation annealing. I-V measurements of the dielectric strength showed that the resulting layers can sustain proper working condition under an electric field of at least 5MV/cm. C-V characteristics measurements provided the evidence that the proposed method can effectively reduce the interfacial states, which are main culprit for a large flat band voltage shift of C-V characteristics, in particular under annealing at 900°C in nitrogen atmosphere.
Identifer | oai:union.ndltd.org:UPSALLA1/oai:DiVA.org:liu-144984 |
Date | January 2018 |
Creators | Wutikuer, Otkur |
Publisher | Linköpings universitet, Halvledarmaterial |
Source Sets | DiVA Archive at Upsalla University |
Language | English |
Detected Language | English |
Type | Student thesis, info:eu-repo/semantics/bachelorThesis, text |
Format | application/pdf |
Rights | info:eu-repo/semantics/openAccess |
Page generated in 0.0023 seconds