Return to search

Fabrication and Simulation of the Bottom Gate Thin Film Transistor with Smart Body Tie

In this thesis, a bottom gate TFT with smart body tie device is realized, For a PDSOI devices, which usually uses large layout areas of body ties, and it has self-heating effect resulting from the buried oxide between the silicon film and substrate, which has a lower thermal conductivity.
In order to suppress the short channel effect and reduce leakage current, we dug out in advance the PN junction to formed the ultra thin film body, besides, in order to reduce Miller's capacitance effect we formed enough thickness of spacer at both sides of the bottom gate and let the source and the drain region do not too closer nearly.
According to the simulation results of ISE TCAD, the TFT with smart body tie device can alleviate self-heating effect and can achieve kink-free at output characteristic curve due to hot carriers by impact ionization and enhance the breakdown voltage of the device. Although the drive current of the TFT device lower than conventional TFT due to the parasitic resistance in the body region, the output characteristic curve is smooth in the saturation zone; the device suppress the short channel effect and improve the performance of the device due to most areas of PN junction are dug out.

Identiferoai:union.ndltd.org:NSYSU/oai:NSYSU:etd-0731106-103712
Date31 July 2006
CreatorsLin, Shih-tsong
ContributorsAlbert Chin, Yao-tsung Tsai, James-B. Kuo, Shu-fen Hu, Chia-hsiung Kao, Jyi-tsong Lin
PublisherNSYSU
Source SetsNSYSU Electronic Thesis and Dissertation Archive
LanguageCholon
Detected LanguageEnglish
Typetext
Formatapplication/pdf
Sourcehttp://etd.lib.nsysu.edu.tw/ETD-db/ETD-search/view_etd?URN=etd-0731106-103712
Rightswithheld, Copyright information available at source archive

Page generated in 0.0051 seconds