• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 85
  • 21
  • 17
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 1
  • 1
  • 1
  • 1
  • 1
  • Tagged with
  • 158
  • 158
  • 22
  • 21
  • 20
  • 20
  • 19
  • 19
  • 18
  • 17
  • 17
  • 16
  • 15
  • 14
  • 13
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
41

A switched-capacitor circuit technique used to measure capacitor mismatch and explore capacitor and opamp nonlinearity.

Bereza, Bill, Carleton University. Dissertation. Engineering, Electrical. January 1988 (has links)
Thesis (M. Eng.)--Carleton University, 1989. / Also available in electronic format on the Internet.
42

Enactive modeling as a catalyst for conceptual understanding an example with a circuit simulation /

Holton, Douglas L. January 2006 (has links)
Thesis (Ph. D. in Teaching and Learning)--Vanderbilt University, Aug. 2006. / Title from title screen. Includes bibliographical references.
43

Analyzing single and multitone nonlinear circuits using a modified harmonic balance method /

Nessir Zghoul, Fadi Rafe Aqeel. January 1900 (has links)
Thesis (Ph. D.)--University of Idaho, November 2006. / Major professor: David Egolf. Abstract. Includes bibliographical references (leaves 100-102). Also available online in PDF format.
44

Modelling of I2l unit cell

Kirschner, Nikolaus 08 September 2015 (has links)
Ph.D. / Please refer to full text to view abstract
45

Representation of multivariable-controlled MOSFET nonlinearities in transient analysis programs

Ma, Hong January 1991 (has links)
This thesis deals with the modelling and circuit simulation problems of nonlinear electronic devices. Emphasis has been aimed at MOSFET devices. A Piecewise Linear (PWL) modelling scheme has been proposed for a general four-terminal nonlinear charge device. The charge functions are all nonlinear and are approximated by PWL functions. If analytical expressions for the nonlinear functions are not available, PWL function approximations can be built from a data table in which discrete data points are recorded. In the time domain, the critical-damping-adjustment (CDA ) scheme is used as the integration rule in the discretization of dynamic charge devices. Piecewise linear modelling combined with the CDA integration scheme gives a fast yet adequately accurate simulation algorithm. The algorithm is based on linear analysis because the entire circuit becomes linear with PWL modelling of nonlinear elements. In order to avoid an iterative solution, PWL region extrapolation is permitted when the circuit solution switches PWL regions. The extrapolation approximation will generate an overshoot error in the solution vector. However, with caution in the selection of the integration step size, the error can be limited to an acceptable range. Two types of MOSFETs have been modelled and simulated with the algorithm introduced in this thesis, and satisfactory results have been obtained as compared to Newton's iteration solutions. / Applied Science, Faculty of / Electrical and Computer Engineering, Department of / Graduate
46

Mechanical condition monitoring of impulsively loaded equipment using neural networks

Snyman, T. 11 February 2014 (has links)
M.Ing. / Please refer to full text to view abstract
47

Circuit models and parameter identification for standard and pole amplitude modulated polyphase induction machines.

Lindsay, James F. January 1973 (has links)
No description available.
48

Controlled on-time power factor correction circuit with input filter

Ahmed, Saeed 07 November 2008 (has links)
An active power factor correction circuit with controlled on-time is proposed. The circuit has a simpler control scheme than the power bc10r correction circuit with hysteresis control, and yet is able to attain high power factor. A very important aspect of this work was the formulation of the design guidelines for the input filter for the power factor correction circuit. Conventional methods of filter design may introduce an unwanted phase shift between the input voltage and current, thereby degrading the power factor. The cause of this phase shift is explained and based upon it, the design guidelines for the input filter are established. The FFT is used to more accurately define the input filter attenuation requirement. A comparison is made between power factor correction circuit with controlled on-time and the power factor correction circuit with hysteresis control (with input filter for both of them) on the basis of their minimum weight. A regulated 100 W, 120 VAC input and 300 V output power factor correction circuit was implemented on a breadboard. Ridley's small signal switch model [10] for the power factor correction circuit with hysteresis control is successful1y app1ied to this control scheme to close the loop. / Master of Science
49

Computation of parasitics in multilayer hybrid microelectronics

Marchand, Roger T. 05 December 2009 (has links)
Layout parasitics result from electromagnetic interaction between circuit metalizations used to connect devices on the hybrid circuit. Three linked programs have been written to calculate the capacitance and inductance between circuit metalizations. (1) XT Editor A user friendly hybrid circuit layout editor which enables the user to create circuit layouts and select portions of the circuit for parasitic computation. (2) XT Mesh A two and three dimensional fully automatic mesh generator. The mesh generator combines the quadrant/octant subdivision method and Watson's algorithm in a four step process. Initial triangulations are created and cell compatibility is ensured using an alternating initial mesh scheme. This method produces substantial time savings by avoiding the use of data tree structures and stringent cell size rules. (3) XT Field Solver A two and three dimensional finite element quasi-TEM solver which calculates the capacitance and inductance between circuit metalizations. / Master of Science
50

Phased-locked loop study, simulation, and design of adaptive filter

Arthur, Thomas Wayne January 1967 (has links)
A thorough investigation or existing publications was conducted to determine the etfeet on phase-locked loop operation of the pass band or the low-pass filter in the loop. From the findings, it was concluded that when the loop was out of lock, the pass band of the low-pass filter should be wide; however, when the loop was locked, the pass band of the low-pass filter should be narrow. The transient analysis or the loop demonstrated that it was desirable to have a wide pass band for the filter in order to minimize the lock-in time of the loop. An analog simulation of the loop verified the transient analysis. The loop simulation required the synthesis of the low-pass filter with operational building blocks in such a way that the pass band could be controlled as potentiometer settings. The desirability of a variable pass band and low-pass filter was established. The condition that the filter must be able to sense when the loop was either locked or out of lock and adjust its pass band accordingly was set as a prerequisite for the design of a filter. A filter was built and tested which could meet the above conditions. The limited range of the filter left a lot to be desired; however, the feasibility of the approach was demonstrated. / Master of Science

Page generated in 0.0503 seconds