Spelling suggestions: "subject:"demory arrays"" "subject:"demory errays""
1 |
Path Delay Test Through Memory ArraysPokharel, Punj 16 December 2013 (has links)
Memory arrays cannot be as easily tested as other storage elements in a chip. Most of the flip-flops (FFs) in a chip can be replaced by scan cells in scan-based design. However, the bits in memory arrays cannot be replaced by scan cells, due to the area cost and the timing-critical nature of many of the paths into and out of memories. Thus, bits in a memory array can be considered non-scan storage elements.
Test methods such as memory built-in self-test (MBIST), functional test, and macro test are used to test memory arrays. However, these tests aren’t sufficient to test the paths through the memory arrays. During structural (scan) test generation, memory arrays are treated as “black boxes” or memory arrays are bypassed to a known value. Black boxes decrease coverage loss while bypassing increases chip area and delay.
Path delay test through memory arrays is proposed using pseudo functional test (PFT) with K Longest Paths Per Gate (KLPG). In this technique, any longest path that is captured into a non-scan cell (including a memory cell) is propagated to a scan cell. The propagation of the captured value from non-scan cell to scan cell occurs during low-speed clock cycles. In this work, we assume that only one extra coda cycle is sufficient to propagate the captured value to a scan cell. This is true if the output of the memory feeds combinational logic that in turn feeds scan cells. When we want to launch a transition from a memory output, different values are written into different address locations and the address is toggled between the locations. The ATPG writes the different values into the memory cells during the preamble cycles. In the case of launching a transition out of a non-scan cell, the cell must be written with an initial value during the preamble cycles, and the next value set on the non-scan cell input. Thus, it is possible to capture and launch transitions into and from memory and non-scan cells and thus test the path delay of the longest paths into and out of memory and non-scan cells.
|
2 |
AN EFFICIENT BUILT-IN SELF-DIAGNOSTIC METHOD FOR NON-TRADITIONAL FAULTS OF EMBEDDED MEMORY ARRAYSARORA, VIKRAM January 2002 (has links)
No description available.
|
3 |
Device-Circuit Co-Design Employing Phase Transition Materials for Low Power ElectronicsAhmedullah Aziz (7025126) 12 August 2019 (has links)
<div>
<div>
<p>Phase
transition materials (PTM) have garnered immense interest in concurrent
post-CMOS electronics, due to their unique properties such as - electrically
driven abrupt resistance switching, hysteresis, and high selectivity. The phase
transitions can be attributed to diverse material-specific phenomena, including-
correlated electrons, filamentary ion diffusion, and dimerization. In this
research, we explore the application space for these materials through
extensive device-circuit co-design and propose new ideas harnessing their unique
electrical properties. The abrupt transitions and high selectivity of PTMs
enable steep (< 60 mV/decade) switching characteristics in Hyper-FET, a
promising post-CMOS transistor. We explore device-circuit co-design methodology
for Hyper-FET and identify the criterion for material down-selection. We evaluate
the achievable voltage swing, energy-delay trade-off, and noise response for
this novel device. In addition to the application in low power logic device,
PTMs can actively facilitate non-volatile memory design. We propose a PTM
augmented Spin Transfer Torque (STT) MRAM that utilizes selective phase
transitions to boost the sense margin and stability of stored data,
simultaneously. We show that such selective transitions can also be used to
improve other MRAM designs with separate read/write paths, avoiding the possibility
of read-write conflicts. Further, we analyze the application of PTMs as
selectors in cross-point memories. We establish a general simulation framework for
cross-point memory array with PTM based <i>selector</i>.
We explore the biasing constraints, develop detailed design methodology, and
deduce figures of merit for PTM selectors. We also develop a computationally
efficient compact model to estimate the leakage through the sneak paths in a
cross-point array. Subsequently, we present a new sense amplifier design utilizing
PTM, which offers built-in tunable reference with low power and area demand.
Finally, we show that the hysteretic characteristics of unipolar PTMs can be
utilized to achieve highly efficient rectification. We validate the idea by demonstrating
significant design improvements in a <i>Cockcroft-Walton
Multiplier, </i>implemented with TS
based rectifiers. We emphasize the need to explore other PTMs with high
endurance, thermal stability, and faster switching to enable many more
innovative applications in the future.</p></div></div>
|
Page generated in 0.0367 seconds