• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 234
  • 63
  • 49
  • 31
  • 31
  • 22
  • 9
  • 9
  • 7
  • 6
  • 5
  • 5
  • 4
  • 3
  • 3
  • Tagged with
  • 596
  • 99
  • 89
  • 46
  • 44
  • 41
  • 38
  • 35
  • 34
  • 32
  • 32
  • 32
  • 31
  • 31
  • 30
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
291

Surveillance of Poisson and Multinomial Processes

Ryan, Anne Garrett 18 April 2011 (has links)
As time passes, change occurs. With this change comes the need for surveillance. One may be a technician on an assembly line and in need of a surveillance technique to monitor the number of defective components produced. On the other hand, one may be an administrator of a hospital in need of surveillance measures to monitor the number of patient falls in the hospital or to monitor surgical outcomes to detect changes in surgical failure rates. A natural choice for on-going surveillance is the control chart; however, the chart must be constructed in a way that accommodates the situation at hand. Two scenarios involving attribute control charting are investigated here. The first scenario involves Poisson count data where the area of opportunity changes. A modified exponentially weighted moving average (EWMA) chart is proposed to accommodate the varying sample sizes. The performance of this method is compared with the performance for several competing control chart techniques and recommendations are made regarding the best preforming control chart method. This research is a result of joint work with Dr. William H. Woodall (Department of Statistics, Virginia Tech). The second scenario involves monitoring a process where items are classified into more than two categories and the results for these classifications are readily available. A multinomial cumulative sum (CUSUM) chart is proposed to monitor these types of situations. The multinomial CUSUM chart is evaluated through comparisons of performance with competing control chart methods. This research is a result of joint work with Mr. Lee J. Wells (Grado Department of Industrial and Systems Engineering, Virginia Tech) and Dr. William H. Woodall (Department of Statistics, Virginia Tech). / Ph. D.
292

Register Transfer Level Simulation Acceleration via Hardware/Software Process Migration

Blumer, Aric David 16 November 2007 (has links)
The run-time reconfiguration of Field Programmable Gate Arrays (FPGAs) opens new avenues to hardware reuse. Through the use of process migration between hardware and software, an FPGA provides a parallel execution cache. Busy processes can be migrated into hardware-based, parallel processors, and idle processes can be migrated out increasing the utilization of the hardware. The application of hardware/software process migration to the acceleration of Register Transfer Level (RTL) circuit simulation is developed and analyzed. RTL code can exhibit a form of locality of reference such that executing processes tend to be executed again. This property is termed executive temporal locality, and it can be exploited by migration systems to accelerate RTL simulation. In this dissertation, process migration is first formally modeled using Finite State Machines (FSMs). Upon FSMs are built programs, processes, migration realms, and the migration of process state within a realm. From this model, a taxonomy of migration realms is developed. Second, process migration is applied to the RTL simulation of digital circuits. The canonical form of an RTL process is defined, and transformations of HDL code are justified and demonstrated. These transformations allow a simulator to identify basic active units within the simulation and combine them to balance the load across a set of processors. Through the use of input monitors, executive locality of reference is identified and demonstrated on a set of six RTL designs. Finally, the implementation of a migration system is described which utilizes Virtual Machines (VMs) and Real Machines (RMs) in existing FPGAs. Empirical and algorithmic models are developed from the data collected from the implementation to evaluate the effect of optimizations and migration algorithms. / Ph. D.
293

The Effects of Caching on Reconfigurable Adaptive Computing Systems

Hendry, James Hugh 21 January 2004 (has links)
Adaptive computing systems have proven useful for implementing a wide range of algorithms. A limitation of current systems is the relatively small amount of reconfigurable hardware resources. Many algorithms require more hardware resources than are available. One solution to this problem is runtime reconfiguration (RTR). Using RTR techniques, a large algorithm is implemented as a collection of configurations for the reconfigurable hardware. These configurations are loaded onto the reconfigurable hardware as necessary to implement the algorithm. A primary limitation of RTR is that the reconfiguration process is slow. Therefore, methods of decreasing reconfiguration time are desirable. Another method of implementing large algorithms on small hardware is to use multiple configurable computing platforms connected via a communication network. RTR techniques can be used in conjunction with this method to further increase hardware availability. In this case reconfiguration time is increased by the overhead of transmitting data across the communication network. Methods of decreasing network overhead are desirable. This thesis discusses the use of caching techniques to decrease reconfiguration time. An architecture for caching configurations is implemented on a configurable computing system platform. The use of caching to decrease network overhead is discussed and exhibited. An example application is implemented and used to evaluate the effects of caching on reconfiguration time and algorithm performance. / Master of Science
294

Park Park Fabric Landscape: Landscape Systems Give Form to Architecture

Surla, Sean O'Dell 26 May 2006 (has links)
Today, throughout the world, we are in the midst of a man-made environmental crisis. We must change how we consume and affect natural resources on the planet if we are to retain its richness of landscapes and biodiversity. It is our job as landscape architects to lead the way in changing the human relationship to natural resource consumption and building. My thesis asks the question, how can an understanding of landscape as a system give form to architecture? In natural systems nothing is wasted, everything is interconnected and self-sufficient at the same time. How can we model our buildings -- our built landscapes -- after nature? Three natural systems are key components to modeling nature: water, vegetation and energy. The landscapes that we have constructed for cars exemplify the problems we have ecologically. Cars produce greenhouse gases creating global warming. Highways and parking lots denude the vegetative habitat and lead to excessive water runoff polluting the watersheds. Solving the car problem goes a long way to setting an example for ultimately resolving ecological development issues. Cars are both the epitome of freedom and environmental degradation. Joni Mitchell put it eloquently with "they paved paradise put up a parking lot." My studio project is a mixed use parking facility fabricating the natural systems of water, energy and vegetation in order to mitigate environmental problems as well as resolve the practical necessity of where to put cars in crowded urban centers. Park Park puts the paradise back into the pavement. / Master of Landscape Architecture
295

Framework for a Context-Switching Run-Time Reconfigurable System

Lehn, David Ilan 10 May 2002 (has links)
The reprogrammable nature of configurable computing machines has led to a wealth of research in run-time reconfigurable systems and applications. A limitation often encountered in this research is the slow configuration time with respect to the system clock speed. One technique to deal with these configuration delays has been to develop devices that can hold multiple rapidly interchangeable configurations. This technique is known as context-switching. This thesis discusses the development of a framework to support applications which execute on a run-time reconfigurable system containing context-switching devices. The framework is divided into a number of layers: hardware, middleware, software, and applications. The design, implementation, and details of each layer are presented. / Master of Science
296

Context Switching Strategies in a Run-Time Reconfigurable system

Puttegowda, Kiran 30 April 2002 (has links)
A distinctive feature of run-time reconfigurable systems is the ability to change the configuration of programmable resources during execution. This opens a number of possibilities such as virtualisation of computational resources, simplified routing and in certain applications lower power. Seamless run-time reconfiguration requires rapid configuration. Commodity programmable devices have relatively long configuration time, which makes them poor candidates for run-time reconfigurable systems. Reducing this reconfiguration time to the order of nano seconds will enable rapid run-time reconfiguration. Having multiple configuration planes and switching between them while processing data is one approach towards achieving rapid reconfiguration. An experimental context switching programmable device, called the Context Switching Reconfigurable Computer (CSRC), has been created by BAE Systems, which provided opportunities to explore context-switching strategies for run-time reconfigurable systems. The work presented here studies this approach for run-time reconfiguration, by applying the concepts to develop applications on a context switching reconfigurable system. The work also discusses the advantages and disadvantages of such an approach and ways of leveraging the concept for efficient computing. / Master of Science
297

Dynamic Module Library Generation for FPGA-based Run-Time Reconfigurable Systems

Bowen, John Kipp 25 February 2008 (has links)
Modern Field Programmable Gate Arrays (FPGAs) can implement entire run-time reconfigurable systems using partial reconfiguration. Module-based run-time reconfiguration permits the construction of custom applications at run-time using pre-compiled Intellectual Property (IP) from a module library. The need for both flexible module placement and custom inter-module communication is mostly ignored by existing modular run-time reconfiguration approaches and few existing tool flows for module generation address the need for automation. This thesis introduces an automated compile-time tool flow for generating dynamic modules that allow flexible run-time placement and communication synthesis. / Master of Science
298

VLSI Implementation of a Run-time Reconfigurable Custom Computing Integrated Circuit

Musgrove, Mark D. 07 November 1996 (has links)
The growth of high performance computing to date can largely be attributed to continuing breakthroughs in materials and manufacturing.In order to increase computing capacity beyond these physical bounds, new computing paradigms must be developed that make more efficient use of existing manufacturing technologies. Custom Computing Machines (CCMs) are an emerging class of computers that offer promising possibilities for future high-performance computational needs. With the increasing popularity of the run-time reconfigurable (RTR) concept in the CCM community, questions have arisen as to what computational device should be at the heart of an RTR platform. Currently the preferred device, and really the only practical device, has been the RAM-based Field-Programmable Gate Array (FPGA). Unfortunately, for applications that require high performance, FPGAs are limited by their narrow data path and small computational density. The Colt integrated circuit has been designed from the start to be the computational processing element in an RTR platform. Colt is an RTR data-flow processor array with a course-grain architecture (16-bit data path). This thesis covers the VLSI implementation and verification of the Colt integrated circuit, including the approach and methods necessary to make a functionally working integrated circuit. / Master of Science
299

A 15-Year Research Summary and Hunting Harvest Data Evaluation of the Broad Run Management Area

Weekes, William Dickey 13 March 2010 (has links)
This thesis is serving as a study report on 15 years or wildlife research performed at the 11,422-acre Broad Run Wildlife Research Area, also known at the Broad Run Management Area, in Craig County, Virginia, Incorporated in this thesis is a synthesis of all pertinent data, conclusions, evaluations, and recommendations emanating from the 17 theses written from studies undertaken at Broad Run. From these 17 theses there has been gleaned 193 results which are included in this thesis. These results took the form as either facts, summary conclusions, distilled background discussions, or as evaluations on information unearthed or research performed. Five works emanating from studies at Broad Run concerned attempts to quantify browse and mast. Four theses concerned the wild turkey, its movements, distribution, and abundance as influenced by wildlife management practices. Three theses concerned deer, its abundance and the influence, if any, on its population by dogs. Two theses were concerned with such wildlife practices as agricultural clearings and herbicide use, while the remaining theses were on the subjects of wild grapes, birth control in foxes, climate as an influence on the deer hunter, and the influence of forest habitat on songbird populations. / Master of Science
300

Crystalline bedrock geology of the lower Susquehanna Gorge: Conowingo to Havre de Grace, Maryland

Orndorff, William D. 15 December 2008 (has links)
The crystalline bedrock of the lowermost Susquehanna River Gorge, Conowingo to Havre de Grace, Maryland, consists of two discrete structural blocks, each with its own unique history prior to juxtaposition. The southern Havre de Grace Block is a Cambrian magmatic arc association (James Run Formation and Port Deposit Intrusive Complex), possibly developed on a rift fragment of Laurentia (Canal Road Formation). The northern Conowingo Block represents a precursory mélange (Conowingo Dam Formation) intruded during the Ordovician by a layered mafic complex (State Line Mafic Complex) and associated plutons (Basin Run Tonalite). Many olistoliths within the Conowingo Dam Formation could have originated in the Havre de Grace Block. The Havre de Grace Block was metamorphosed and deformed under amphibolite facies conditions during Middle Ordovician to Early Silurian time. It was subsequently thrust upon the Conowingo Block along the Elbow Branch Thrust, probably during the Late Ordovician or Early Silurian. From as early as the Middle Devonian, through the Pennsylvanian, dextral strike-slip shearing took place under greenschist facies conditions along the Rock Run Shear Zone, within the northern part of the Havre de Grace Block. Analysis of SC fabrics in the zone yields a minimum offset of 2 to 6 kilometers. From Late Paleozoic to Mesozoic time, strike-slip shearing gave way to dip-slip shearing across very thin, low grade, ductile shear zones. / Master of Science

Page generated in 0.0669 seconds