Spelling suggestions: "subject:"field effect transistor MOSFET"" "subject:"yield effect transistor MOSFET""
1 |
Μελέτη και κατασκευή ηλεκτρονικού μετατροπέα ισχύος για την οδήγηση και τον έλεγχο κινητήρα τύπου DC brushless / Study and construction of a three phase inverter for driving and control of a DC brushless motorΤσούμας, Ευάγγελος 13 October 2013 (has links)
Η παρούσα διπλωματική εργασία πραγματεύεται τη μελέτη, το σχεδιασμό, την πρσοομοίωση και την κατασκευή κυκλώματος για την οδήγηση και τον έλεγχο στροφών κινητήρα τύπου DC Brushless.Η εργασία αυτή εκπονήθηκε στο εργαστήριο Ηλεκτρομηχανικής Μετατροπής Ενέργειας του τμήματος Ηλεκτρολόγων Μηχανικών και Τεχνολογίας Ηλεκτρονικών Υπολογιστών.
Σκοπός της παρούσας εργασίας είναι η μελέτη και η κατασκευή κυκλώματος τριφασικού αντιστροφέα ισχύος για να επιτύχουμε οδήγηση και έλεγχο κινητήρα τύπου DC Brushless.
Ο κινητήρας αυτού του τύπου είναι Σύγχρονος κινητήρας Μόνιμου Μαγνήτη. Για το λόγο αυτό το πρώτο πράγμα που μελετήθηκε στην παρούσα εργασία είναι κάποιες θεμελιώδεις ιδιότητες του μαγνητικού πεδίου, καθώς και τα χαρακτηριστικά των μαγνητικών υλικών που χρησιμοποιούνται σε τέτοιους τύπους κινητήρων.
Στην συνέχεια αναλύονται οι κινητήρων Brushless DC ως προς την κατασκευή τους καθώς και τη λειτουργία τους. Παρατίθενται οι εξισώσεις που περιγράφουν τη λειτουργία τους και οι χαρακτηριστικές ροπής-ταχύτητας και επιπλέον γίνεται σύγκριση αυτών με κινητήρες άλλων τύπων.
Ακολουθεί η περιγραφή της προσομοίωσης του συστήματος η οποία πραγματοποιήθηκε στο πρόγραμμα προσομοίωσης ηλεκτρικών κυκλωμάτων Simulink του Matlab. Αναλύεται η λογική στην οποία βασιστήκαμε για την προσομοίωση και παρατίθενται οι κυματομορφές της τάσης και του ρεύματος σε διάφορα σημεία του κυκλώματος.
Έπειτα γίνεται μια θεωρητική ανάλυση του κυκλώματος του αντιστροφέα που κατασκευάστηκε καθώς και όλων των άλλων κυκλωμάτων και στοιχείων που απαιτήθηκαν για τη λειτουργία της διάταξης. Επιπλέον περιγράφεται η μέθοδος παλμοδότησης που χρησιμοποιήθηκε για την έναυση/σβέση των διακοπτικών στοιχείων ισχύος. Τέλος γίνεται αναλυτική παράθεση του τελικού κυκλώματος που κατασκευάστηκε.
Προχωράμε με την περιγραφή των ιδιοτήτων και δυνατοτήτων του μικροελεγκτή που χρησιμοποιήθηκε στην πλακέτα μας, καθώς επίσης και με τη λογική που ακολουθήθηκε κατά τον προγραμματισμό του.
Τέλος παραθέτονται τα αποτελέσματα των πειραμάτων και τα παλμογραφήματα που ελήφθησαν κατά τη διεξαγωγή τους. Γίνεται σχολιασμός των αποτελεσμάτων αυτών και αξιολόγηση της κατασκευής. / This thesis is focused in the study and development of a Drive System for a DC Brushless motor. This work was conducted in the Laboratory of Electromechanical Energy Conversion, at the department of Electrical and Computer Engineering, in the University of Patras, Greece.
DC Brushless motors, have been used in the last years they are used in a number of applications. They combine all the benefits of a DC motor, such as their operation simplicity and their linear characteristics, avoiding the brushes and the necessary excitation of DC motors, making them a suitable choice for low and medium power applications.
The main purpose of this project is the Study and Construction of a Three-Phase Voltage Source Inverter for the control of the performance of a DC Brushless Motor by the implementation of a Scalar control.
This thesis began with the simulation of the motor, since it is necessary for the understanding of its dynamic behavior. Then an analysis on the design and construction of the required circuit boards is done. Finally the used microcontroller (dsPIC family) was studied thoroughly, before writing the necessary code(C & assembly) for open and closed loop control.
Finally, measurements were taken for the open loop control system. Conclusions were made as far as the behavior of the motor and ways to optimize the control were discussed.
|
2 |
Construction and realisation of measurement system in a radiation field of 10 standard suns.Makineni, Anil Kumar January 2012 (has links)
A measurement system is to be presented, which is used to obtain the I-V characteristics of a solar cell and to track its temperature during irra-diation before mounting it into a complete array/module. This project presents both the design and implementation of an Electronic load for testing the solar cell under field conditions of 10000 W/m^2, which is able to provide current versus voltage and power versus voltage charac-teristics of a solar cell using a software based model developed in Lab-VIEW. An efficient water cooling method which includes a heat pipe array system is also suggested. This thesis presents the maximum power tracking of a solar cell and the corresponding voltage and current values. In addition, the design of the clamp system provides an easy means of replacing the solar cell during testing.Keywords: Solar cell, Metal Oxide Semiconductor Field Effect Transistor (MOSFET), I-V characteristics, cooling system, solar cell clamp system, LabVIEW, Graphical User Interface (GUI).
|
3 |
Quantum Mechanical and Atomic Level ab initio Calculation of Electron Transport through Ultrathin Gate Dielectrics of Metal-Oxide-Semiconductor Field Effect TransistorsNadimi, Ebrahim 30 April 2008 (has links) (PDF)
The low dimensions of the state-of-the-art nanoscale transistors exhibit increasing
quantum mechanical effects, which are no longer negligible. Gate tunneling current is
one of such effects, that is responsible for high power consumption and high working
temperature in microprocessors. This in turn put limits on further down scaling of
devices. Therefore modeling and calculation of tunneling current is of a great interest.
This work provides a review of existing models for the calculation of the gate
tunneling current in MOSFETs. The quantum mechanical effects are studied with a
model, based on a self-consistent solution of the Schrödinger and Poisson equations
within the effective mass approximation. The calculation of the tunneling current is
focused on models based on the calculation of carrier’s lifetime on quasi-bound states
(QBSs). A new method for the determination of carrier’s lifetime is suggested and then
the tunneling current is calculated for different samples and compared to measurements.
The model is also applied to the extraction of the “tunneling effective mass” of electrons
in ultrathin oxynitride gate dielectrics.
Ultrathin gate dielectrics (tox<2 nm) consist of only few atomic layers. Therefore,
atomic scale deformations at interfaces and within the dielectric could have great
influences on the performance of the dielectric layer and consequently on the tunneling
current. On the other hand the specific material parameters would be changed due to
atomic level deformations at interfaces. A combination of DFT and NEGF formalisms
has been applied to the tunneling problem in the second part of this work. Such atomic
level ab initio models take atomic level distortions automatically into account. An atomic
scale model interface for the Si/SiO2 interface has been constructed and the tunneling
currents through Si/SiO2/Si stack structures are calculated. The influence of single and
double oxygen vacancies on the tunneling current is investigated. Atomic level
distortions caused by a tensile or compression strains on SiO2 layer as well as their
influence on the tunneling current are also investigated. / Die vorliegende Arbeit beschäftigt sich mit der Berechnung von Tunnelströmen in
MOSFETs (Metal-Oxide-Semiconductor Field Effect Transistors). Zu diesem Zweck
wurde ein quantenmechanisches Modell, das auf der selbstkonsistenten Lösung der
Schrödinger- und Poisson-Gleichungen basiert, entwickelt. Die Gleichungen sind im
Rahmen der EMA gelöst worden. Die Lösung der Schrödinger-Gleichung unter offenen
Randbedingungen führt zur Berechnung von Ladungsverteilung und Lebensdauer der
Ladungsträger in den QBSs. Der Tunnelstrom wurde dann aus diesen Informationen
ermittelt. Der Tunnelstrom wurde in verschiedenen Proben mit unterschiedlichen
Oxynitrid Gatedielektrika berechnet und mit gemessenen Daten verglichen. Der
Vergleich zeigte, dass die effektive Masse sich sowohl mit der Schichtdicke als auch mit
dem Stickstoffgehalt ändert.
Im zweiten Teil der vorliegenden Arbeit wurde ein atomistisches Modell zur Berechnung
des Tunnelstroms verwendet, welche auf der DFT und NEGF basiert. Zuerst wurde ein
atomistisches Modell für ein Si/SiO2-Schichtsystem konstruiert. Dann wurde der
Tunnelstrom für verschiedene Si/SiO2/Si-Schichtsysteme berechnet. Das Modell
ermöglicht die Untersuchung atom-skaliger Verzerrungen und ihren Einfluss auf den
Tunnelstrom. Außerdem wurde der Einfluss einer einzelnen und zwei unterschiedlich
positionierter neutraler Sauerstoffleerstellen auf den Tunnelstrom berechnet. Zug- und
Druckspannungen auf SiO2 führen zur Deformationen in den chemischen Bindungen
und ändern den Tunnelstrom. Auch solche Einflüsse sind anhand des atomistischen
Modells berechnet worden.
|
4 |
Atomistic Study of Carrier Transmission in Hetero-phase MoS2 StructuresSaha, Dipankar January 2017 (has links) (PDF)
In recent years, the use of first-principles based atomistic modeling technique has become extremely popular to gain better insights on the various locally modulated electronic properties of nano materials and structures. Atomistic modeling offers the benefit of predicting crystal structures, visualizing orbital distribution and electron density, as well as understanding material properties which are hard to access experimentally.
The single layer MoS2 has emerged as a suitable choice for the next generation nano devices, owing to its distinctive electrical, optical and mechanical properties like, better electrostatics, increased photo luminescence, higher mechanical flexibility, etc. The realization of decananometer scale digital switches with the single layer MoS2 as the channel may provide many significant advantages such as, high On/Off current ratio, excellent electrostatic control of the gate, low leakage, etc.
However, there are quite a few critical issues such as, forming low resistance source/drain contacts, achieving higher effective mobility, ensuring large scale controlled growth, etc. which need to be addressed for successful implementation of the atomically thin transistors in integrated circuits. Recent experimental demonstration showing the coexistence of metallic and semiconducting phases in the same monolayer MoS2, has attracted much attention for its use in ultra-low contact resistance-MoS2 transistors. Howbeit, the electronic structures of the metallic-to-semiconducting phase boundaries, which appear to dictate the carrier injection in such transistors, are not yet well understood.
In this work, we first develop the geometrically optimized atomistic models of the 2H-1T′ hetero-phase structures with two distinct phase boundaries, β and γ. We then apply density functional theory to calculate the electronic structures for those optimized geometries. Furthermore, we employ non equilibrium Green’s function formalism to evaluate the transmission spectra and the local density of states in order to assess the Schottky barrier nature of the phase boundaries.
Nonetheless, the symmetry of the source-channel and drain-channel junction, is a unique property of a metal-oxide semiconductor field effect transistor (MOSFET), which needs to be preserved while realizing sub-10 nm channel length devices using advanced technology. Employing experimental-findings-driven atomistic modeling technique, we demonstrate that such symmetry might not be preserved in an atomically thin phase-engineered MoS2- based MOSFET. It originates from the two distinct atomic patterns at phase boundaries (β and β*) when the semiconducting phase (channel) is sandwiched between the two metallic phases (source and drain).
Next, using first principles based quantum transport calculations we demonstrate that due to the clusterization of “Mo” atoms in 1T′ MoS2, the transmission along the zigzag direction is significantly higher than that in the armchair direction. Moreover, to achieve excellent impedance matching with various metal contacts (such as, “Au”, “Pd”, etc.), we further develop the atomistic models of metal-1T′ MoS2 edge contact geometries and compute their resistance values.
Other than the charge carrier transport, analysing the heat transport across the channel is also crucial in designing the ultra-thin next generation transistors. Hence, in this thesis work, we have investigated the electro-thermal transport properties of single layer MoS2, in quasi ballistic regime. Besides the perfect monolayer in its pristine form, we have also considered various line defects which have been experimentally observed in mechanically exfoliated MoS2 samples. Furthermore, a comprehensive study on the phonon thermal conductivity of a suspended monolayer MoS2, has been incorporated in this thesis.
The studies presented in this thesis could be useful for understanding the carrier transport in atomically thin devices and designing the ultra-thin next generation transistors.
|
5 |
Series-Connection of Silicon Carbide MOSFET Modules using Active Gate-Drivers with dv/dt ControlRaszmann, Emma Barbara 04 December 2019 (has links)
This work investigates the voltage scaling feasibility of several low voltage SiC MOSFET modules operated as a single series-connected switch using active gate control. Both multilevel and two-level topologies are capable of achieving higher blocking voltages in high-power converter applications. Compared to multilevel topologies, two-level switching topologies are of interest due to less complex circuitry, higher density, and simpler control techniques. In this work, to balance the voltage between series-connected MOSFETs, device turn-off speeds are dynamically controlled on active gate-drivers using active gate control. The implementation of the active gate control technique (specifically, turn-off dv/dt control) is described in this thesis. Experimental results of the voltage balancing behavior across eight 1.7 kV rated SiC MOSFET devices in series (6 kV total dc bus voltage) with the selected active dv/dt control scheme are demonstrated. Finally, the voltage balancing performance and switching behavior of series-connected SiC MOSFET devices are discussed. / Master of Science / According to ABB, 40% of the world's power demand is supplied by electrical energy. Specifically, in 2018, the world's electrical demand has grown by 4% since 2010. The growing need for electric energy makes it increasingly essential for systems that can efficiently and reliably convert and control energy levels for various end applications, such as electric motors, electric vehicles, data centers, and renewable energy systems. Power electronics are systems by which electrical energy is converted to different levels of power (voltage and current) depending on the end application. The use of power electronics systems is critical for controlling the flow of electrical energy in all applications of electric energy generation, transmission, and distribution.
Advances in power electronics technologies, such as new control techniques and manufacturability of power semiconductor devices, are enabling improvements to the overall performance of electrical energy conversion systems. Power semiconductor devices, which are used as switches or rectifiers in various power electronic converters, are a critical building block of power electronic systems. In order to enable higher output power capability for converter systems, power semiconductor switches are required to sustain higher levels of voltage and current.
Wide bandgap semiconductor devices are a particular new category of power semiconductors that have superior material properties compared to traditional devices such as Silicon (Si) Insulated-Gate Bipolar Junction Transistors (IGBTs). In particular, wide bandgap devices such as Silicon Carbide (SiC) Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) have better ruggedness and thermal capabilities. These properties provide wide bandgap semiconductor devices to operate at higher temperatures and switching frequencies, which is beneficial for maximizing the overall efficiency and volume of power electronic converters.
This work investigates a method of scaling up voltage in particular for medium-voltage power conversion, which can be applied for a variety of application areas. SiC MOSFET devices are becoming more attractive for utilization in medium-voltage high-power converter systems due to the need to further improve the efficiency and density of these systems. Rather than using individual high voltage rated semiconductor devices, this thesis demonstrates the effectiveness of using several low voltage rated semiconductor devices connected in series in order to operate them as a single switch. Using low voltage devices as a single series-connected switch rather than a using single high voltage switch can lead to achieving a lower total on-state resistance, expectedly maximizing the overall efficiency of converter systems for which the series-connected semiconductor switches would be applied.
In particular, this thesis focuses on the implementation of a newer approach of compensating for the natural unbalance in voltage between series-connected devices. An active gate control method is used for monitoring and regulating the switching speed of several devices operated in series in this work. The objective of this thesis is to investigate the feasibility of this method in order to achieve up to 6 kV total dc bus voltage using eight series-connected SiC MOSFET devices.
|
6 |
Impact du claquage progressif de l'oxyde sur le fonctionnement des composants et circuits élémentaires MOS : caractérisation et modélisation / Impact of Oxide Soft BreakDown on MOS device and circuit operation : characterization and modelingGerrer, Louis 12 July 2011 (has links)
La progressivité du claquage des oxydes de grille d'épaisseurs inférieures à 20 nm permet d'envisager une prolongation de la durée de vie des circuits. Cet enjeu majeur de la fiabilité contemporaine requiert des modèles adaptés afin de contrôler la variabilité des paramètres induites par le claquage. Après avoir étudié l'impact d'une fuite de courant sur une couche chargée, nous avons mis au point un modèle bas niveau de simulation par éléments finis, capable de reproduire la dérive des paramètres mesurée sur des dispositifs du nœud 45 nm. Des lois empiriques de ces dérives ont été injectées dans un modèle compact du transistor dégradé, simplifié par nos observations originales de la dépolarisation du canal et de la répartition des courants. Finalement nous avons simulé l'impact du claquage sur le fonctionnement de circuits simples et estimés la dérive de leurs paramètres tels que l'augmentation de la consommation due au claquage. / Breakdown (BD) progressivity for oxides thicker than 20nm may allow circuit lifetime extension; for design purpose and reliability questions, it is now very important to include soft BD failure in compact models in order to predict circuit's parameters variability. After studying the impact of current leakage on a charged layer, we set up a low level simulation model, able to reproduce parameters deviation measured on MOSFET from the 45nm node. Empirical laws of parameter's variability due to this degradation have been used to build up a compact model of damaged device. Our observations have allowed several improvements of BD understanding and led to major simplifications in BD compact modelling. Our simulations of small circuits show a good agreement with published measures and allow an estimation of BD impact on circuits, such as circuit's parameters deviation and power consumption increase estimation.
|
7 |
Quantum Mechanical and Atomic Level ab initio Calculation of Electron Transport through Ultrathin Gate Dielectrics of Metal-Oxide-Semiconductor Field Effect TransistorsNadimi, Ebrahim 16 April 2008 (has links)
The low dimensions of the state-of-the-art nanoscale transistors exhibit increasing
quantum mechanical effects, which are no longer negligible. Gate tunneling current is
one of such effects, that is responsible for high power consumption and high working
temperature in microprocessors. This in turn put limits on further down scaling of
devices. Therefore modeling and calculation of tunneling current is of a great interest.
This work provides a review of existing models for the calculation of the gate
tunneling current in MOSFETs. The quantum mechanical effects are studied with a
model, based on a self-consistent solution of the Schrödinger and Poisson equations
within the effective mass approximation. The calculation of the tunneling current is
focused on models based on the calculation of carrier’s lifetime on quasi-bound states
(QBSs). A new method for the determination of carrier’s lifetime is suggested and then
the tunneling current is calculated for different samples and compared to measurements.
The model is also applied to the extraction of the “tunneling effective mass” of electrons
in ultrathin oxynitride gate dielectrics.
Ultrathin gate dielectrics (tox<2 nm) consist of only few atomic layers. Therefore,
atomic scale deformations at interfaces and within the dielectric could have great
influences on the performance of the dielectric layer and consequently on the tunneling
current. On the other hand the specific material parameters would be changed due to
atomic level deformations at interfaces. A combination of DFT and NEGF formalisms
has been applied to the tunneling problem in the second part of this work. Such atomic
level ab initio models take atomic level distortions automatically into account. An atomic
scale model interface for the Si/SiO2 interface has been constructed and the tunneling
currents through Si/SiO2/Si stack structures are calculated. The influence of single and
double oxygen vacancies on the tunneling current is investigated. Atomic level
distortions caused by a tensile or compression strains on SiO2 layer as well as their
influence on the tunneling current are also investigated. / Die vorliegende Arbeit beschäftigt sich mit der Berechnung von Tunnelströmen in
MOSFETs (Metal-Oxide-Semiconductor Field Effect Transistors). Zu diesem Zweck
wurde ein quantenmechanisches Modell, das auf der selbstkonsistenten Lösung der
Schrödinger- und Poisson-Gleichungen basiert, entwickelt. Die Gleichungen sind im
Rahmen der EMA gelöst worden. Die Lösung der Schrödinger-Gleichung unter offenen
Randbedingungen führt zur Berechnung von Ladungsverteilung und Lebensdauer der
Ladungsträger in den QBSs. Der Tunnelstrom wurde dann aus diesen Informationen
ermittelt. Der Tunnelstrom wurde in verschiedenen Proben mit unterschiedlichen
Oxynitrid Gatedielektrika berechnet und mit gemessenen Daten verglichen. Der
Vergleich zeigte, dass die effektive Masse sich sowohl mit der Schichtdicke als auch mit
dem Stickstoffgehalt ändert.
Im zweiten Teil der vorliegenden Arbeit wurde ein atomistisches Modell zur Berechnung
des Tunnelstroms verwendet, welche auf der DFT und NEGF basiert. Zuerst wurde ein
atomistisches Modell für ein Si/SiO2-Schichtsystem konstruiert. Dann wurde der
Tunnelstrom für verschiedene Si/SiO2/Si-Schichtsysteme berechnet. Das Modell
ermöglicht die Untersuchung atom-skaliger Verzerrungen und ihren Einfluss auf den
Tunnelstrom. Außerdem wurde der Einfluss einer einzelnen und zwei unterschiedlich
positionierter neutraler Sauerstoffleerstellen auf den Tunnelstrom berechnet. Zug- und
Druckspannungen auf SiO2 führen zur Deformationen in den chemischen Bindungen
und ändern den Tunnelstrom. Auch solche Einflüsse sind anhand des atomistischen
Modells berechnet worden.
|
8 |
Variability Aware Device Modeling and Circuit Design in 45nm Analog CMOS TechnologyAjayan, K R January 2014 (has links) (PDF)
Process variability is a major challenge for the design of nano scale MOSFETs due to fundamental physical limits as well as process control limitations. As the size of the devices is scales down to improve performance, the circuit becomes more sensitive to the process variations. Thus, it is necessary to have a device model that can predict the variations of device characteristics. Statistical modeling method is a potential solution for this problem. The novelty of the work is that we connect BSIM parameters directly to the underlying process parameters. This is very useful for fabs to optimize and control the specific processes to achieve certain circuit metric. This methodology and framework is extendable to any future technologies, because we used a device independent, but process depended frame work
In the first part of this thesis, presents the design of nominal MOS devices with 28 nm physical gate length. The device is optimized to meet the specification of low standby power technology specification of International Technology Roadmap for Semiconductors ITRS(2012). Design of experiments are conducted and the following parameters gate length, oxide thickness, halo concentration, anneal temperature and title angle of halo doping are identified as the critical process parameters. The device performance factors saturation current, sub threshold current, output impendence and transconductance are examined under process variabilty.
In the subsequent sections of the thesis, BSIM parameter extraction of MOS devices using the software ICCAP is presented. The variability of the spice parameters due to process variation is extracted. Using the extracted data a new BSIM interpolated model for a variability aware circuit design is proposed assume a single process parameter is varying. The model validation is done and error in ICCAP extraction method for process variability is less than 10% for all process variation condition in 3σ range.
In the next section, proposes LUT model and interpolated method for a variability aware circuit design for single parameter variation. The error in LUT method for process variability reports less than 3% for all process variation condition in 3σ range. The error in perdition of drain current and intrinsic gain for LUT model files are very close to the result of device simulation. The focus of the work was to established effective method to interlink process and SPICE parameters under variability. This required generating a large number of BSIM parameter ducks. Since there could be some inaccuracy in large set of BSIM parameters, we used LUT as a golden standard. We used LUT modeling as a benchmark for validation of our BSIM3 model
In the final section of thesis, impact of multi parameter variation of the processes in device performance is modelled using RSM method; the model is verified using ANOVA method. Models are found to be sufficient and stable. The reported error is less than 1% in all cases. Monte Carlo simulation confirms stability and repeatability of the model. The model for random variabilty of process parameters are formulated using BSIM and compared with the LUT model. The model was tested using a benchmark circuit. The maximum error in Monte Carlo simulation is found to be less than 3% for output current and less than 8% for output impedance.
|
9 |
On Reliability of SiC Power Devices in Power ElectronicsSadik, Diane-Perle January 2017 (has links)
Silicon Carbide (SiC) is a wide-bandgap (WBG) semiconductor materialwhich has several advantages such as higher maximum electric field, lowerON-state resistance, higher switching speeds, and higher maximum allowablejunction operation temperature compared to Silicon (Si). In the 1.2 kV - 1.7kV voltage range, power devices in SiC are foreseen to replace Si Insulatedgatebipolar transistors (IGBTs) for applications targeting high efficiency,high operation temperatures and/or volume reductions. In particular, theSiC Metal-oxide semiconductor field-effect transistor (MOSFET) – which isvoltage controlled and normally-OFF – is the device of choice due to the easeof its implementation in designs using Si IGBTs.In this work the reliability of SiC devices, in particular that of the SiCMOSFET, has been investigated. First, the possibility of paralleling two discreteSiC MOSFETs is investigated and validated through static and dynamictests. Parallel-connection was found to be unproblematic. Secondly, drifts ofthe threshold voltage and forward voltage of the body diode of the SiC MOSFETare investigated through long-term tests. Also these reliability aspectswere found to be unproblematic. Thirdly, the impact of the package on thechip reliability is discussed through a modeling of the parasitic inductancesof a standard module and the impact of those inductances on the gate oxide.The model shows imbalances in stray inductances and parasitic elementsthat are problematic for high-speed switching. A long-term test on the impactof humidity on junction terminations of SiC MOSFETs dies and SiCSchottky dies encapsulated in the same standard package reveals early degradationfor some modules situated outdoors. Then, the short-circuit behaviorof three different types (bipolar junction transistor, junction field-effect transistor,and MOSFET) of 1.2 kV SiC switching devices is investigated throughexperiments and simulations. The necessity to turn OFF the device quicklyduring a fault is supported with a detailed electro-thermal analysis for eachdevice. Design guidelines towards a rugged and fast short-circuit protectionare derived. For each device, a short-circuit protection driver was designed,built and validated experimentally. The possibility of designing diode-lessconverters with SiC MOSFETs is investigated with focus on surge currenttests through the body diode. The discovered fault mechanism is the triggeringof the npn parasitic bipolar transistor. Finally, a life-cycle cost analysis(LCCA) has been performed revealing that the introduction of SiC MOSFETsin already existing IGBT designs is economically interesting. In fact,the initial investment is saved later on due to a higher efficiency. Moreover,the reliability is improved, which is beneficial from a risk-management pointof-view. The total investment over 20 years is approximately 30 % lower fora converter with SiC MOSFETs although the initial converter cost is 30 %higher. / Kiselkarbid (SiC) är ett bredbandgapsmaterial (WBG) som har flera fördelar,såsom högre maximal elektrisk fältstyrka, lägre ON-state resitans, högreswitch-hastighet och högre maximalt tillåten arbetstemperatur jämförtmed kisel (Si). I spänningsområdet 1,2-1,7 kV förutses att effekthalvledarkomponenteri SiC kommer att ersätta Si Insulated-gate bipolar transistorer(IGBT:er) i tillämpningar där hög verkningsgrad, hög arbetstemperatur ellervolymreduktioner eftersträvas. Förstahandsvalet är en SiC Metal-oxidesemiconductor field-effect transistor (MOSFET) som är spänningsstyrd ochnormally-OFF, egenskaper som möjliggör enkel implementering i konstruktionersom använder Si IGBTer.I detta arbete undersöks tillförlitligheten av SiC komponenter, specielltSiC MOSFET:en. Först undersöks möjligheten att parallellkoppla tvådiskretaSiC MOSFET:ar genom statiska och dynamiska prov. Parallellkopplingbefanns vara oproblematisk. Sedan undersöks drift av tröskelspänning ochbody-diodens framspänning genom långtidsprov. Ocksådessa tillförlitlighetsaspekterbefanns vara oproblematiska. Därefter undersöks kapslingens inverkanpåchip:et genom modellering av parasitiska induktanser hos en standardmoduloch inverkan av dessa induktanser pågate-oxiden. Modellen påvisaren obalans mellan de parasitiska induktanserna, något som kan varaproblematiskt för snabb switchning. Ett långtidstest av inverkan från fuktpåkant-termineringar för SiC-MOSFET:ar och SiC-Schottky-dioder i sammastandardmodul avslöjar tidiga tecken pådegradering för vissa moduler somvarit utomhus. Därefter undersöks kortslutningsbeteende för tre typer (bipolärtransistor,junction-field-effect transistor och MOSFET) av 1.2 kV effekthalvledarswitchargenom experiment och simuleringar. Behovet att stänga avkomponenten snabbt stöds av detaljerade elektrotermiska simuleringar för allatre komponenter. Konstruktionsriktlinjer för ett robust och snabbt kortslutningsskyddtas fram. För var och en av komponenterna byggs en drivkrets medkortslutningsskydd som valideras experimentellt. Möjligheten att konstrueradiodlösa omvandlare med SiC MOSFET:ar undersöks med fokus påstötströmmargenom body-dioden. Den upptäckta felmekanismen är ett oönskat tillslagav den parasitiska npn-transistorn. Slutligen utförs en livscykelanalys(LCCA) som avslöjar att introduktionen av SiC MOSFET:ar i existerandeIGBT-konstruktioner är ekonomiskt intressant. Den initiala investeringensparas in senare pågrund av en högre verkningsgrad. Dessutom förbättrastillförlitligheten, vilket är fördelaktigt ur ett riskhanteringsperspektiv. Dentotala investeringen över 20 år är ungefär 30 % lägre för en omvandlare medSiC MOSFET:ar även om initialkostnaden är 30 % högre. / <p>QC 20170524</p>
|
Page generated in 0.0968 seconds