• Refine Query
  • Source
  • Publication year
  • to
  • Language
  • 218
  • 70
  • 20
  • 13
  • 12
  • 12
  • 8
  • 6
  • 3
  • 3
  • 3
  • 3
  • 3
  • 3
  • 2
  • Tagged with
  • 415
  • 415
  • 415
  • 264
  • 142
  • 90
  • 78
  • 67
  • 67
  • 64
  • 54
  • 50
  • 48
  • 48
  • 47
  • About
  • The Global ETD Search service is a free service for researchers to find electronic theses and dissertations. This service is provided by the Networked Digital Library of Theses and Dissertations.
    Our metadata is collected from universities around the world. If you manage a university/consortium/country archive and want to be added, details can be found on the NDLTD website.
71

Optical pulse generation at high pulse rates for electro-optical analog to digital converters

Kathuria, Amit D. January 2004 (has links)
Thesis (M.S.)--University of Missouri-Columbia, 2004. / Typescript. Includes bibliographical references (leaves 96-98). Also available on the Internet.
72

Model, design and demonstrate an integrated optical pulse distribution system

Rajendran, Rajarajan. January 2004 (has links)
Thesis (M.S.)--University of Missouri-Columbia, 2004. / Typescript. Includes bibliographical references (leaves 82-84). Also available on the Internet.
73

Multimode switched-capacitor delta-sigma analog-to-digital converter /

Lok, Chi Fung. January 2007 (has links)
Thesis (M.Phil.)--Hong Kong University of Science and Technology, 2007. / Includes bibliographical references (leaves 146-149). Also available in electronic version.
74

Low-power sampled-data dual-slope ADC /

Malachira, Bopanna Kariappa, January 2007 (has links)
Thesis (M.S.)--University of Texas at Dallas, 2007. / Includes vita. Includes bibliographical references (leaves 52-53)
75

System oriented delta sigma analog-to-digital modulator design for ultra high precisoin data acquisition applications

Yang, Yuqing, January 1900 (has links)
Thesis (Ph. D.)--University of Texas at Austin, 2008. / Vita. Includes bibliographical references.
76

Corretor para nao linearidade diferencial em conversores analogico digitais de aproximacoes sucessivas

MONTEIRO, PAULO R.B. 09 October 2014 (has links)
Made available in DSpace on 2014-10-09T12:31:13Z (GMT). No. of bitstreams: 0 / Made available in DSpace on 2014-10-09T14:04:28Z (GMT). No. of bitstreams: 1 01431.pdf: 3519382 bytes, checksum: 9ce8b2333e3dd10e0ec4d7d4c25fc6b5 (MD5) / Dissertacao (Mestrado) / IPEN/D / Instituto de Pesquisas Energeticas e Nucleares - IPEN/CNEN-SP
77

Corretor para nao linearidade diferencial em conversores analogico digitais de aproximacoes sucessivas

MONTEIRO, PAULO R.B. 09 October 2014 (has links)
Made available in DSpace on 2014-10-09T12:31:13Z (GMT). No. of bitstreams: 0 / Made available in DSpace on 2014-10-09T14:04:28Z (GMT). No. of bitstreams: 1 01431.pdf: 3519382 bytes, checksum: 9ce8b2333e3dd10e0ec4d7d4c25fc6b5 (MD5) / Dissertacao (Mestrado) / IPEN/D / Instituto de Pesquisas Energeticas e Nucleares - IPEN/CNEN-SP
78

Quick and cost-efficient measurement techniques for high-performance AD converters

Qin, Wei Wei January 2017 (has links)
University of Macau / Faculty of Science and Technology / Department of Electrical and Computer Engineering
79

High-resolution passive and active-passive switched-capacitor delta-sigma modulator design techniques in nanoscale CMOS

Hussain, Arshad January 2017 (has links)
University of Macau / Faculty of Science and Technology / Department of Electrical and Computer Engineering
80

A 43mW single-channel 4GS/s 4-bit flash ADC IN 0.18um CMOS

Sheikhaei, Samad 05 1900 (has links)
The continued speed improvement of serial links and appearance of new communication technologies, such as ultra wideband (UWB), have introduced increasing demands on the speed and power specifications of high speed low to medium resolution analog to digital converters (ADCs). While multi channel ADCs can achieve high speeds, they often require extensive and costly post fabrication calibration. A single channel 4 bit flash ADC, suitable for abovementioned or similar applications, implemented entirely using current mode logic (CML) blocks, is presented. CML implementation allows for high sampling rates, while typically providing low power consumption at high speeds. To improve the conversion rate, both the analog (comparator array) and the digital (encoder) parts of the ADC are fully pipelined. Furthermore, the logic functions in the encoder are reformulated to reduce wire crossings and delay and to equalize the wires lengths in the layout. To keep the design simple, inductors are avoided. As a result, a compact design with small wire parasitics is achieved. Moreover, some geometric layout techniques, including a common centroid layout for the resistor ladder, are introduced to reduce the effect of mismatches to eliminate the use of digital calibration. The ADC is designed and fabricated in 0.18um CMOS and operates at 4GS/s. It achieves an effective number of bits (ENOB) of 3.71 (3.14, 2.75) for a 10MHz (0.501GHz, 1.491GHz) signal sampled at 4GS/s (3GS/s, 3GS/s). Differential/integral nonlinearity (DNL/INL) errors are between +/-0.35LSB and +/-0.26LSB, respectively. The ADC consumes 43mW from a 1.8V supply and occupies 0.06mm2 active area. Due to the use of CML circuits, the ADC achieves the highest speed reported for a single channel 4 bit ADC in a 0.18um CMOS technology. It also reports the best power performance among the 4-bit ADCs with similar or higher speeds. The active area is also among the smallest reported. In addition, in this thesis, the signal to noise ratio (SNR) of an ADC is formulated in terms of its INL performance. The related formulas in the literature are not accurate for low resolution ADCs, and yet they do not take the input waveform into account. Two standard waveforms, ramp and sinusoid, are considered here. The SNR formulas are derived and confirmed by simulation results. / Applied Science, Faculty of / Electrical and Computer Engineering, Department of / Graduate

Page generated in 0.0406 seconds